

# BAT32A6300 Datasheet

Ultra-low-power 32-bit SoC microcontroller based on the ARM® Cortex®-M0+

Built-in 32K-byte Flash, integrated LDO, dedicated SoC for LIN transceivers

V0.5.5

Please note the following CMS IP policy

\*China Micro Semicon Co., Ltd. (hereinafter referred to as the Company) has applied for a patent and enjoys absolute legal rights and interests. The patent rights related to the Company's MCUs or other products have not been authorized to be licensed, and any company, organization or individual who infringes the Company's patent rights through improper means will take all possible legal actions to curb the infringer's improper infringement and recover the losses suffered by the Company as a result of the infringement or the illegal benefits obtained by the infringer.

\*The Company reserves the right to further explain the reliability, functionality and design improvements of the products in the data sheet. However, the Company is not responsible for the use of the Specification Contents. The applications mentioned herein are for illustrative purposes only and the Company does not warrant and does not represent that these applications can be applied without further modification, nor does it recommend that its products be used in places that may cause harm to persons due to malfunction or other reasons. The Company's products are not licensed for lifesaving, life-sustaining devices or systems as critical devices. The Company reserves the right to modify the product without prior notice, please refer to the official website www.mcu.com.cn for the latest information.

<sup>\*</sup>The name and logo of China Micro Semicon Co., Ltd. are registered trademarks of the Company.



### **Feature**

#### • Ultra-low-power operation environment:

- Supply voltage range: 5.5V~28V
- > Temperature range: -40°C to 125°C
- Low power modes: sleep mode, deep sleep mode
- Operating power consumption: 80uA/MHz@64MHz
- Power consumption in deep sleep mode: 42uA (MCU sleeps, LDO maintains 5V output)

#### Core:

- > ARM®32-bitCortex®-M0+ CPU
- Operation frequency: 32KHz~64MHz

#### Memory:

- 32KB Flash memory, shared program and data storage
- > 4KB SRAM memory with parity check

#### Power and reset management

- > Built-in power-on reset (POR) circuit
- Built-in voltage detection (LVD) circuit (threshold voltage settable)

#### Clock management:

- Built-in high-speed oscillator with accuracy (±1%). 1MHz~64MHz system clocks are available.
- > Built-in 15KHz low-speed oscillator
- Support 1MHz~20MHz external crystal oscillator

#### • Multiplier/divider module:

- Multiplier: support single-cycle 32-bit multiplication operations
- Divider: support 32-bit signed integer division operations, only 4 or 8 CPU clock cycles to complete an operation

#### • Enhanced DMA controller:

- Interrupt trigger start
- Selectable transfer modes (normal transfer mode, repeat transfer mode, block transfer mode and chain transfer mode)
- Transfer source/destination realm are selectable from the full address space range

### Linkage controller:

- It can link event signals together to realize the linkage of peripheral functions
- There are 20 types of event input and 9 types of event triggering

#### • Rich analog peripherals:

12-bit ADC converter with 1.42Msps conversion rate, 10 external analog channels with temperature sensor(s) supporting for single-

- Comparator (CMP), built-in 2-channel comparator, selectable input source, reference voltage can be selected from 12-bit DAC output voltage or internal reference voltage (1.45V/2.4V can be selected)
- Programmable gain amplifier (PGA), built-in 1channel PGA with two external input pins, controlled time division multiplexing, programmable 1/2.5/4/8/10/16/32x gain, bias voltage: 1.45V, 2.4V, optional Vcap/2.

#### • Input/output ports:

- > I/O ports: 26
- It can switch between N-channel open drain, TTL input buffering, and internal pull-up
- Controller for built-in clock output/buzzer output

#### Serial two-wire debugger (SWD)

#### Rich timers:

- > 16-bit timer: 9 channels
- Watchdog timer (WWDT): 1x
- SysTick timer

#### Rich and flexible interfaces:

- 2 serial communication units: each unit can be freely configured as 1-channel standard UART, 1-channel SPI or 1-channel Simplified I<sup>2</sup>C (UART0 of unit 0 supports software LIN communication)
- LIN: 1 channel (Hardware support LIN2.2 protocol, compatible with LIN2.x protocol, also support SAEJ2602 protocol specification)
- > IrDA: 1 channel
- > Standard I<sup>2</sup>C: 1 channel, support slave dual address
- SPI: 1 channel

#### Integrated LIN transceiver, compliant with LIN 2.x/ SAE J2602 protocols

 Integrated 5V LDO, capable of supplying power to internal MCU and external devices, with input voltage range of 5.5 to 28V.

### Safety function:

- Comply with IEC/UL 60730 standards
- > Report abnormal storage access errors
- Support RAM parity check
- > Support hardware CRC verification
- Support important SFR protection to prevent misoperation
- > 128-bit unique ID number
- Flash Level 2 protection in the debug mode (Level1: only perform flash full-scale erase, cannot be read or written. Level2: Emulator connection is invalid, can't operate on flash.)



- channel conversion mode and multi-channel scan conversion mode. Conversion range: 0 to  $V_{\text{REF}}$  (1.45V/2.4V/Vcap are selectable)
- 12-bit D/A converter, 2-channel analog output, real-time output function, output voltage to internal comparator range: 0~V<sub>REF</sub>, (V<sub>REF</sub>=1.45V/2.4V/Vcap); output voltage to pins range: 0.3V~Vcap-0.3V
- Package:

➤ QFN32



# 1 Overview

### 1.1 Brief introduction

BAT32A6300 series complies with AEC-Q100 Grade 1 automotive product standard, -40~125°C operating temperature, supports 32Pin QFN package. This product adopts the high-performance ARM®Cortex®-M0+32-bit RISC core, which can operate up to 64MHz, and high-speed embedded flash memory (SRAM up to 4KB, program/data flash up to 32KB). The product integrates various standard interfaces such as I<sup>2</sup>C, SPI, UART, LIN2.2 bus, 12-bit A/D converter, temperature sensor, 12-bit D/A converter, comparator, programmable gain amplifier. Integrated a variety of advanced timer modules, 1-channel SysTick timer, 9-channel 16-bit timer, watchdog timer and other functions, and integrated high-voltage LDOs, LIN transceivers and so on.

The BAT32A6300 also has excellent low-power performance, supporting both sleep and deep sleep modes for design flexibility. Its operating power consumption is 80uA/MHz@64MHz, and in deep sleep mode, its power consumption is only 42uA. At the same time, due to the integrated event linkage controller, direct connection between hardware modules can be realized without CPU intervention, which is faster than using interrupts.

The BAT32A6300 integrates LDO, LIN transceiver, and with excellent reliability, rich integrated peripheral functions, and outstanding low-power performance, it focuses on automotive electronics related to switches, doors, windows, lights, sensors, motors and other applications.

www.mcu.com.cn 4 / 75 Rev.0.5.5



### 1.2 Product model list



#### Product list for BAT32A6300:

| Product model    | Flash memory | Dedicated data<br>Flash memory | SRAM | Package                                         |
|------------------|--------------|--------------------------------|------|-------------------------------------------------|
| BAT32A6300KC32NA | 32KB         | -                              | 4KB  | 32-pin plastic package QFN (5x5mm, 0.5mm pitch) |

www.mcu.com.cn 5 / 75 Rev.0.5.5



### Product list for BAT32A6300:

| Part No.         | Core | Clock frequency (MHz) | Built-in LDO input (V) | MCU operating voltage (V) | Code Flash (KB) | SRAM (KB) | Data Flash (KB) | DMA | GPIO | 12bit ADC | 12t DAC | CMP | PGA | Universal timer (16bit) | Watchdog timer (WDT) | UART | SPI | IIC bus | LIN bus | CAN bus | Hardware multiplier | Hardware divider | Package |
|------------------|------|-----------------------|------------------------|---------------------------|-----------------|-----------|-----------------|-----|------|-----------|---------|-----|-----|-------------------------|----------------------|------|-----|---------|---------|---------|---------------------|------------------|---------|
| BAT32A6300KC32NA | M0+  | 64                    | 5.5~28V                | 5.0                       | 32              | 4         | -               | Υ   | 26   | 10        | 2       | 2   | 1   | 9                       | 1                    | 2    | 1   | 1       | 1       | -       | Υ                   | Υ                | QFN32   |



# 1.3 Top view

### 1.3.1 BAT32A6300KC32NA

• 32-pin plastic QFN (5x5mm, 0.5mm pitch)



www.mcu.com.cn 7 / 75 Rev.0.5.5



# 2 Product Structure Diagram





# 3 System Block Diagram



www.mcu.com.cn 9 / 75 Rev.0.5.5



# 4 Memory Map

| FFFF_FFFFH  | Reserved                                      |
|-------------|-----------------------------------------------|
| E00F_FFFFH  | Cortex-M0+ Dedicated Peripheral Resource Area |
| E000_0000H  |                                               |
|             | Reserved                                      |
| 4005_FFFFH  |                                               |
|             |                                               |
|             | Peripheral Resource Area                      |
|             |                                               |
| 4000 000011 |                                               |
| 4000_0000H  | Reserved                                      |
| 2000 055511 | 110001100                                     |
| 2000_0FFFH  | SRAM (up to 4KB)                              |
| 2000_0000H  |                                               |
|             |                                               |
|             | Reserved                                      |
|             |                                               |
| 0000 75554  |                                               |
| 0000_7FFFH  |                                               |
|             | Main Flash Memory Area (up to 32KB)           |
| 0000_0000H  |                                               |

www.mcu.com.cn 10 / 75 Rev.0.5.5



# **5 Pin Function**

### 5.1 Port function

All ports of this product are categorized into 4 types, which are type 1, type 2, type 3 and type 4, and the corresponding situations are as follows:

Type 1: Bidirectional I/O function.

Type 2: Input function only, e.g. clock, corresponding to pins P121-P122.

Type 3: RESET function, corresponding to pin RESETB.

Type 4: Other functions, e.g. LIN, VSS/GND, Vcap

# **5.1.1 Pin description**

| Name | Type   | I/O | After the reset is released | Multplexing function                                         | Function                                                                                                                                                                                                                                                                                                                                        |                                                |
|------|--------|-----|-----------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|
| P00  |        |     |                             | ANI11/LTXD/VCIN10/TI00                                       | Port 0                                                                                                                                                                                                                                                                                                                                          |                                                |
| P01  |        | I/O | Analog<br>function          |                                                              | The 2-bit input/output ports can be designated as input or output in bit units. Input ports can be set by software using internal pull-up resistors.  The inputs of P00 and P01 can be set as TTL input buffers, and the outputs can be set as N-channel open drain outputs (Vcap withstand voltage).  P00 and P01 can be set as analog inputs. |                                                |
| P10  |        |     |                             | ANI9/SPICLK/TMIOB1/(TMIOD1)<br>/(TXD2/IrTxD)                 |                                                                                                                                                                                                                                                                                                                                                 |                                                |
| P11  |        |     |                             | ANI8/MISO/(RxD0/SDI00)/TMIOD<br>1<br>/(TMIOA1/TMIOC1/TMIOB1) | Port 1                                                                                                                                                                                                                                                                                                                                          |                                                |
| P12  |        |     |                             | SIMO/(TxD0/SDO00)/TMIOA1<br>/(TMIOB0/TMIOB1/TMIOC1)          | The 8-bit input/output ports can be designated as inputs or outputs in bit units.                                                                                                                                                                                                                                                               |                                                |
| P13  | Type 1 |     |                             | TXD2/IrTxD/SDO20/TMIOC1 /(TMIOC0/TMIOD1/TMIOA1)              | Inputs can be programmed by software using internal pull-up resistors.                                                                                                                                                                                                                                                                          |                                                |
| P14  |        | I/O | Analog<br>function          | RXD2/IrRxd/SDI20/SDA20/TMI OB0 /(TMIOC1/TMIOD0)/(SCLA0)      | The inputs of P10, P14~P17 can be set as TTL input buffer. The outputs of P10, P11, P13~P15 and P17                                                                                                                                                                                                                                             |                                                |
| P15  |        |     |                             | SCLK20/SCL20/TMIOD0/(TMI<br>OB0)/(SDAA0)/CLKBUZ1             | can be set as N-channel open drain outputs (Vcap withstand voltage).                                                                                                                                                                                                                                                                            |                                                |
| P16  |        |     |                             |                                                              |                                                                                                                                                                                                                                                                                                                                                 | TI01/TO01/INTP5/TMIOC0/(TMI<br>OA1)<br>/(RXD0) |
| P17  |        |     |                             | TI02/TO02/TMIOA0/TMCLK0<br>/(TMIOD0)/(TXD0)                  |                                                                                                                                                                                                                                                                                                                                                 |                                                |
| P20  |        | I/O |                             | ANIO/AVREFP/VCIN12/INTP11<br>/PGA0OUT                        | Port 2                                                                                                                                                                                                                                                                                                                                          |                                                |
| P21  |        |     | Analog                      | ANI1/AVREFM/VCIN13                                           | The 4-bit input/output port can be                                                                                                                                                                                                                                                                                                              |                                                |
| P22  | 1      |     | function                    | ANI2/ANO0/PGA0IN/VCIN0                                       | designated as input or output in bit                                                                                                                                                                                                                                                                                                            |                                                |
| P23  |        |     |                             | ANI3/ANO1/PGA0GND                                            | units. Can be set as analog input.                                                                                                                                                                                                                                                                                                              |                                                |
| P30  |        | I/O | Input port                  | INTP3/SCLK00/SCL00/T<br>AO0                                  | Port 3                                                                                                                                                                                                                                                                                                                                          |                                                |

www.mcu.com.cn 11 / 75 Rev.0.5.5



| Name   | Туре   | I/O   | After the reset is released | Multplexing function                                           | Function                                                                                                                                                                                                                                                                                              |
|--------|--------|-------|-----------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P31    |        |       |                             | /(TMIOB1)  TI03/TO03/INTP4/CLKBUZ0 /(TAIO0)/VCOUT1/SS00/SCLA 0 | The 2-bit input/output ports can be designated as input or output in bit units. Input ports can be set by software using internal pull-up resistors.  The inputs of P30 and P31 can be set as TTL input buffers, and the outputs can be set as N-channel open drain outputs (Vcap withstand voltage). |
| P40    |        | I/O   | Input port                  | SWDIO/(TXD0/SDO00)                                             | Port4 The 1-bit input/output port, can be designated as input or output. The input port can be set by software using an internal pull-up resistor.                                                                                                                                                    |
| P50    |        |       |                             | INTP1/SDI00/RXD0/SDA00<br>/TBIO0/(TAO0)/(TMIOC1)               | Port5 The 2-bit input/output ports can be                                                                                                                                                                                                                                                             |
| P51    |        | I/O   | Input port                  | INTP2/SDO00/TXD0/TBIO1<br>/(TMIOD1)                            | designated as input or output in bit units. Input ports can be set by software using internal pull-up resistors. The input of P50 can be set to TTL input buffer. The outputs of P50 and P51 can be set as N-channel open drain outputs (Vcap withstand voltage).                                     |
| P70    |        |       |                             | INTP6/(VCOUT1)                                                 | Port7 The 4-bit input/output ports can be designated as input or output in bit units. Input ports can be set by software using                                                                                                                                                                        |
| P72    |        | I/O   | Input port                  | INTP7/(LTXD)                                                   | internal pull-up resistors.  The inputs of the P72 can be set as TTL input buffers and the outputs can be set as N-channel open drain outputs (Vcap withstand voltage). If the LIN function is used, the P72 cannot be used as any other IO function and should be left floating.                     |
| P120   |        | I/O   | Analog function             | ANI14/VCOUT0                                                   | Port 12 Of the 1-digit input/output ports and the 2-                                                                                                                                                                                                                                                  |
| P121   |        |       |                             | X1                                                             | digit input-only ports, only the P120 has an output function. Only the inputs of the P120                                                                                                                                                                                                             |
| P122   | Type 2 | I     | Input port                  | X2/EXCLK                                                       | can be set as analog inputs by the software, using the internal pull-up resistors.                                                                                                                                                                                                                    |
| P136   |        | -/0   | la a cot a a at             | INTP0                                                          | Port 13                                                                                                                                                                                                                                                                                               |
| P137   |        | I/O   | Input port                  | SWCLK/(RXD0/SDI00)                                             | The 2-bit input/output ports can be set by software using internal pull-up resistors.                                                                                                                                                                                                                 |
| P147   | Type 1 | I/O   | Analog<br>function          | ANI12/VREF0/NSS/(PGA1GND)                                      | Port14 The 1-bit input/output port can be designated as either input or output. The input port can be set by software, using an internal pull-up resistor. The P147 can be set to analog input.                                                                                                       |
| RESETB | Type 3 | I     | -                           | -                                                              | A dedicated pin for external reset input, which must be connected to Vcap either directly or through a resistor when the external reset is not used.                                                                                                                                                  |
| LIN    |        | I/O   | LIN communication           | -                                                              | LIN bus input/output ports                                                                                                                                                                                                                                                                            |
| Vcap   | Type 4 | Power | -                           | -                                                              | LDO Output - It can supply power to the internal MCU and external devices and requires an external 0.1uF + 10uF decoupling capacitor.                                                                                                                                                                 |
| Vbat   |        | Power | -                           | -                                                              | Battery supply voltage                                                                                                                                                                                                                                                                                |



| Name    | Type | I/O    | After the reset is released | Multplexing function | Function |
|---------|------|--------|-----------------------------|----------------------|----------|
| GND/VSS |      | Ground | -                           | -                    | Ground   |

#### Remark:

- 1. Set each pin to digital or analog (can be set in bits) via Port Mode Control Register x (PMCx).
- 2. For the description of the multiplexing function, refer to "4.2 Port Multiplexing Function".
- 3. The functions in ( ) in the above table can be assigned by setting the peripheral I/O redirection register.



# 5.2 Port multiplexing function

| Name                                                                 | I/O | Function                                                                                                                                        |
|----------------------------------------------------------------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| ANI0~ANI3, ANI8~ANI12, ANI14                                         | I   | Analog input for A/D converters                                                                                                                 |
| ANO0, ANO1                                                           | 0   | D/A converter output                                                                                                                            |
|                                                                      |     | External interrupt request input                                                                                                                |
| INTP0 ~ INTP8, INTP10~INTP11                                         | I   | Designation of active edges: rising edge, falling edge, double edge                                                                             |
| VCIN0                                                                | I   | Analog voltage input for comparator 0                                                                                                           |
| VCIN10~VCIN13                                                        | ļ   | Analog voltage/reference input for comparator 1                                                                                                 |
| VREF0                                                                | I   | Reference voltage input for comparator 0                                                                                                        |
| VCOUT0, VCOUT1                                                       | 0   | Comparator output                                                                                                                               |
| PGA0IN, PGA1IN                                                       | I   | PGA input                                                                                                                                       |
| PGA0GND, PGA1GND                                                     | I   | PGA reference input                                                                                                                             |
| CLKBUZ0, CLKBUZ1                                                     | 0   | Clock output/buzzer output                                                                                                                      |
| RESETB                                                               | I   | A system reset input that is active low and must be connected to Vcap either directly or through a resistor when an external reset is not used. |
| LRXD                                                                 | I   | Serial data input of LIN                                                                                                                        |
| LTXD                                                                 | 0   | Serial data output of LIN                                                                                                                       |
| IrRxD                                                                | I   | Serial data input of IrDA                                                                                                                       |
| IrTxD                                                                | 0   | Serial data output of IrDA                                                                                                                      |
| RxD0, RxD2                                                           | I   | Serial data input of serial interfaces UART0, UART2                                                                                             |
| TxD0, TxD2                                                           | 0   | Serial data output of serial interfaces UART0,UART2                                                                                             |
| SCL00, SCL20                                                         | 0   | Serial clock output of serial interfaces IIC00, IIC20                                                                                           |
| SDA00, SDA20                                                         | I/O | Serial data input/output of serial interfaces IIC00, IIC20                                                                                      |
| SCLK00, SCLK20                                                       | I/O | Serial clock input/output of serial interfaces SSPI00, SSPI20                                                                                   |
| SDI00, SDI20                                                         | I   | Serial data input of serial interfaces SSPI00, SSPI20                                                                                           |
| SS00                                                                 | I   | Chip select input of serial interface SSPI00                                                                                                    |
| SDO00, SDO20                                                         | 0   | Serial data output of SSPI00, SSPI20                                                                                                            |
| SCLA0                                                                | I/O | Serial clock input/output of serial interface IICA0                                                                                             |
| SDAA0                                                                | I/O | Serial data input/output of serial interface IICA0                                                                                              |
| SPICLK                                                               | I/O | Serial clock input/output of serial interface SPI                                                                                               |
| MISO                                                                 | I/O | Serial data input/output of serial interface SPI                                                                                                |
| SIMO                                                                 | I/O | Serial data input/output of serial interface SPI                                                                                                |
| NSS                                                                  | I   | Chip select input of serial interface SPI                                                                                                       |
| TI00 ~TI03                                                           | I   | External count clock/capture trigger input for 16-bit Timer4                                                                                    |
| TO00 ~TO03                                                           | 0   | Timer output for 16-bit Timer4                                                                                                                  |
| TAIO                                                                 | I/O | TimerA inputs/outputs                                                                                                                           |
| TAO                                                                  | 0   | TimerA outputs                                                                                                                                  |
| TMCLK                                                                | I   | External clock input for TimerM                                                                                                                 |
| TMIOA0, TMIOB0, TMIOC0,<br>TMIOD0, TMIOA1, TMIOB1,<br>TMIOC1, TMIOD1 | I/O | TimerM inputs/outputs                                                                                                                           |
| TBIO0, TBIO1                                                         | I/O | TimerB inputs/outputs                                                                                                                           |
| TBCLK0, TBCLK1                                                       | I   | External clock input for TimerB                                                                                                                 |
| X1, X2                                                               |     | Connect the resonator used for the main system clock                                                                                            |
| EXCLK                                                                | I   | External clock input for main system clock                                                                                                      |
| AV <sub>REFP</sub>                                                   | I   | Positive (+) reference voltage input for A/D converter                                                                                          |



| Name   | I/O | Function                                                                                                                              |
|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------|
| AVREFM | I   | Negative (-)A reference voltage input for A/D converter                                                                               |
| SWDIO  | I/O | SWD data interface                                                                                                                    |
| SWCLK  | I   | SWD clock interface                                                                                                                   |
| LIN    | I/O | LIN bus input/output ports                                                                                                            |
| Vss    | -   | Power ground                                                                                                                          |
| GND    | -   | Power ground                                                                                                                          |
| Vbat   | -   | Battery supply voltage                                                                                                                |
| Vcap   | -   | LDO Output - It can supply power to the internal MCU and external devices and requires an external 0.1uF + 10uF decoupling capacitor. |



# 5.3 Port Type

Type 1: Bidirectional I/O capability





Type 2: Input function only





Type 3: RESET function





# **6 Functional Summary**

### 6.1 ARM® Cortex®-M0+ core

ARM's Cortex-M0+ processor is the next generation of ARM processors for embedded systems. It provides a low-cost platform designed to meet the needs of low-pin-count and low-power microcontrollers while providing excellent computing performance and advanced system response to interrupts.

The Cortex-M0+ processor's 32-bit RISC processor provides superior code efficiency and delivers the high-performance expectations of an ARM core, unlike 8-bit and 16-bit devices of the same memory size. The Cortex-M0+ processor has 32 address lines and up to 4G of storage.

The BAT32A6300 uses an embedded ARM core, making it compatible with all ARM tools and software.

### 6.2 Memory

## 6.2.1 Flash memory

The BAT32A6300 has built-in flash memory that can be programmed, erased, and rewritten. It has the following functions:

- Programs and data share 32K storage.
- Support page erasure, the size of each page is 512byte.
- Support byte/ half-word/ word (32bit) programming.

### 6.2.2 **SRAM**

The BAT32A6300 contains 4KB of embedded SRAM.

### 6.3 Enhanced DMA controller

It has a built-in enhanced DMA (Direct Memory Access) controller that enables data transfer between memories without using the CPU.

- > DMA can be started via peripheral function interrupts, enabling real-time control through communication, timers, and A/D.
- The transfer source/target field is optional for the full address space range (when the flash field is used as the target address, flash needs to be preset as the programming mode).
- > Support 4 modes (normal transfer mode, repeat transfer mode, block transfer mode and chain transfer mode).

www.mcu.com.cn 19 / 75 Rev.0.5.5



### 6.4 LIN transceiver

The BAT32A6300 is a local interconnect network (LIN) physical layer transceiver SoC with an integrated internal LDO. The internal LIN transceiver provides a stable 5V power supply for ECU (Electronic Control Unit) microcontrollers or related peripherals, and is compliant with LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A, ISO 17987-4:2016 (12V) and SAE J2602 standards. It is primarily suited for in-vehicle networks using transmission rates from 1kbps to 20kbps. The transceiver has an internal pull-up resistor on the LIN bus output pin and bus output waveform shaping to minimize electromagnetic emissions (EME). The transceiver is a full-duplex communicator, using the TXD pin as an input to transmit a low-voltage signal from the microcontroller to the LIN bus, while the LIN pin receives the data stream from the bus, and the receiver's output pin, RXD, transmits the data back to the microcontroller or to other microcontrollers.

The integrated internal LIN transceiver supports 12V applications over the 5.5V to 28V operating voltage range. The transceiver achieves very low current consumption in sleep mode, quickly minimizes power consumption in the event of a failure, and can be remotely woken up via the LIN bus or put into normal operating mode via a message on the EN pin. A power-up and power-down detection output pin, RSTN, is also provided for the 5V voltage regulator to monitor the power supply of the regulator.

## 6.5 Linkage controller

The linkage controller links the output events by each peripheral function with the peripheral function trigger sources. This enables collaborative operation between peripheral functions without using the CPU.

The linkage controller has the following functions:

- It can link event signals together to realize the linkage of peripheral functions.
- There are 20 types of event input and 9 types of event triggering.



## 6.6 Clock generation and startup

A clock generation circuit is a circuit that generates a clock to the CPU and peripheral hardware. There are three types of system clocks and clock oscillation circuits.

## 6.6.1 Main system clock

- X1 oscillation circuit: The resonator can be connected to pins (X1 and X2) to generate a clock oscillation of 1~20MHz, and the oscillation can be stopped by executing a deep sleep command or setting MSTOP.
- High-speed on-chip oscillator (high-speed OCO): Oscillation can be performed by selecting the frequency by the option byte. After released, the CPU starts running at this high-speed on-chip oscillator clock by default. Oscillation can be stopped by executing a deep sleep command or setting the HIOSTOP bit. The frequency set by the option byte can be changed through the frequency selection register of the high-speed on-chip oscillator. The maximum frequency is 64MHz with an accuracy ± 1.0%.
- ➤ Input external clock from pin (X2): (1~20MHz), and the input of the external main system clock can be invalidated by executing a deep sleep command or setting the MSTOP bit.

# 6.6.2 Low-speed on-chip oscillator clock

Low-speed on-chip oscillator (low-speed OCO): It generates a 15KHz (typical) clock oscillation. You cannot use a low-speed on-chip oscillator clock as a CPU clock. Only the following peripheral hardware can operate through the low-speed on-chip oscillator clock:

- Watchdog timer (WWDT).
- TimerA.

www.mcu.com.cn 21 / 75 Rev.0.5.5



## 6.7 Power management

## 6.7.1 Power supply mode

Vbat: Battery supply voltage, voltage range 5.5V~28V, support 12V system.

Vcap: LDO output voltage 5V, voltage range 4.9V~5.1V, must be connected to 0.1uF and 10uF filter capacitor.

### 6.7.2 Power-on reset

The power-on reset circuit (POR) has the following functions.

- An internal reset signal is generated when power is applied. If the supply voltage (Vcap) is greater than the detection voltage (VPOR), the reset is released. However, the reset state must be maintained by a voltage detection circuit or an external reset until the operating voltage range is reached.
- Compare the supply voltage (Vcap) and the detection voltage (VPOR), when Vcap < VPOR, an internal reset signal is generated. However, when the power supply drops, it must be shifted to the deep sleep mode or set to the reset state by the voltage detection circuit or external reset before falling below the operating voltage range. If operation is to be restarted, it must be verified that the power supply voltage has returned to within the operating voltage range.</p>

# 6.7.3 Voltage detection

The voltage detection circuit sets the operating mode and detection voltage ( $V_{LVDH}$ ,  $V_{LVDL}$ ,  $V_{LVD}$ ) via option bytes. The voltage detection (LVD) circuit has the following functions:

- ➤ Compare the supply voltage (Vcap) and the detection voltage (VLVDH, VLVDL, VLVD) and generate an internal reset or interrupt request signal.
- > The sense voltage of the supply voltage (V<sub>LVDH</sub>, V<sub>LVDL</sub>, V<sub>LVD</sub>) can be selected by the option byte.
- Can run in deep sleep mode.
- When the power supply rises, it must be maintained in the reset state by voltage detection circuitry or an external reset before reaching the operating voltage range. When the power supply drops, it must be switched to deep sleep mode before it is less than the operating voltage range, or set to reset by voltage detection circuit or external reset.
- The operating voltage range varies depending on the setting of the user option byte.

www.mcu.com.cn 22 / 75 Rev.0.5.5



## 6.8 Low-power mode

The BAT32A6300 supports two low-power modes to achieve the best compromise between low power consumption, short start-up time, and available wake-up sources:

- Sleep mode: Sleep mode is entered by executing the sleep instruction. Sleep mode is a mode to stop the CPU running clock. If the high-speed system clock oscillator circuit or the high-speed on-chip oscillator is oscillating before the sleep mode is set, each clock continues to oscillate. Although this mode does not allow the operating current to be reduced to the level of deep sleep mode, it is an effective mode when processing is to be restarted immediately by an interrupt request or when frequent intermittent operation is to be performed.
- Deep sleep mode: Deep sleep mode is entered by executing the deep sleep instruction. Deep sleep mode is a mode that stops the oscillation of the high-speed system clock oscillator and high-speed on-chip oscillator and stops the whole system. The operating current of the chip can be greatly reduced. Since the deep sleep mode can be canceled by an interrupt request, intermittent operation is also possible. However, in the case of the X1 clock, since it is necessary to wait for the oscillation to stabilize when releasing the deep sleep mode, it is necessary to select the sleep mode if it is necessary to start processing immediately by an interrupt request.

In any of these modes, the registers, flags, and data memories remain as they were before being set to standby mode, and the status of the output latches and output buffers of the input/output ports is also maintained.

### 6.9 Reset function

The following seven methods generate a reset signal.

- 1) An external reset is input via the RESETB pin.
- 2) An internal reset is generated by program loop detection by the watchdog timer.
- An internal reset is generated by comparing the supply voltage and the detection voltage of the power-on reset (POR) circuit.
- 4) An internal reset is generated by comparing the supply voltage and the detection voltage of the voltage detection circuit (LVD).
- 5) An internal reset occurs due to a RAM parity error.
- 6) An internal reset occurred due to access to illegal memory.
- 7) Software reset

The internal reset is the same as the external reset, and after the reset signal is generated, the procedure is executed from the addresses written in addresses 0000H and 0001H.

www.mcu.com.cn 23 / 75 Rev.0.5.5



## 6.10 Interrupt function

The Cortex-M0+ processor has a built-in Nested Vector Interrupt Controller (NVIC) that supports up to 32 interrupt request (IRQ) inputs, one non-maskable interrupt (NMI) input, and multiple internal exceptions.

This product expands 32 maskable interrupt requests (IRQ) and 1 non-maskable interrupt (NMI) to support up to 64 maskable interrupt sources and one non-maskable interrupt source.

| Markalla Petronat  | External | 5  |
|--------------------|----------|----|
| Maskable interrupt | Internal | 29 |

# 6.11 Watchdog timer

1-channel WWDT and 17-bit watchdog timer run via option byte set count. The watchdog timer operates on a low-speed on-chip oscillator clock (15KHz). Watchdog timers are used to detect program loops. When a program loop is detected, an internal reset signal is generated.

The following are judged to be program loop:

- When the watchdog timer counter overflows
- ➤ When a 1-bit operation instruction is executed on the watchdog timer enable register (WDTE).
- When writing data other than "ACH" to the WDTE register
- When writing data to the WDTE register during window closure

# 6.12 SysTick timer

This timer is exclusive to real-time operating systems, but can also be used as a standard decrement

It is characterized by the generation of a maskable system interrupt when the 24-bit decrementing counter self-loading capacity counter reaches zero.

www.mcu.com.cn 24 / 75 Rev.0.5.5



### 6.13 Timer4

This product has a built-in timer unit Timer4 containing four 16-bit timers. Each timer unit can be used as an independent timer or combined with multiple channels for advanced timer functions.

For details of each function, refer to the table below.

| Independent channel operation function                                                                                                                                                                                                      | Multi-channel linkage operation function                                                          |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|
| <ul> <li>Interval timer</li> <li>Square wave output</li> <li>External event counter</li> <li>Frequency divider</li> <li>Input pulse interval measurement</li> <li>Input signal high/low width measurement</li> <li>Delay counter</li> </ul> | <ul> <li>Single trigger pulse output</li> <li>PWM output</li> <li>Multiple PWM outputs</li> </ul> |

# 6.13.1 Independent channel operation function

The independent channel operation function is a function that allows you to use any channel independently of other channel operation modes. The independent channel operation function is used in the following modes.

- 1) Interval timer: It can be used as a reference timer for generating interrupts at fixed intervals (INTTM).
- 2) Square wave output: Whenever an INTTM interrupt is generated, a flip is triggered to output a 50% duty cycle square wave from the timer output pin (TO).
- 3) External event counter: Count the effective edge of the input signal of the timer input pin (TI) and can be used as an event counter to generate an interrupt if the specified number of times is reached.
- 4) Divider function (limited to channel 0 of unit 0): divide the input clock of the timer input pin (Tl00) and output it from the output pin (TO00).
- 5) Measurement of input pulse interval: The interval between input pulses is measured by starting counting at the effective edge of the input pulse signal at the timer input pin (TI) and capturing the count value at the effective edge of the next pulse.
- 6) High/low width measurement of input signal: Measure the high or low width of the input signal by starting counting on one edge of the input signal of the timer input pin (TI) and capturing the count value on the other edge.
- 7) Delay counter: Starts counting at the effective edge of the input signal at the timer input pin (TI) and generates an interrupt after an arbitrary delay period has elapsed.

www.mcu.com.cn 25 / 75 Rev.0.5.5



# 6.13.2 Multi-channel linkage operation function

The multi-channel linkage operation function is a function that combines the master channel (the reference timer for the main control period) and the slave channel (the timer that follows the operation of the master channel). The multi-channel linkage function can be used in the following modes:

- Single trigger pulse output: Two channels are used in pairs to generate a single trigger pulse that can arbitrarily set the output timing and pulse width.
- 2) PWM (Pulse Width Modulation) output: Two channels are used in pairs to generate pulses that can set the period and duty cycle arbitrarily.
- 3) Multiple PWM (Pulse Width Modulation) outputs: Up to 7 arbitrary duty-cycle PWM signals can be generated in fixed cycles by extending the PWM functionality and using 1 master channel and multiple slave channels.

## 6.13.3 8-bit timer operation function

The 8-bit timer operation function uses the 16-bit timer channel as the function of two 8-bit timer channels. (Only Channel 1 and Channel 3 can be used).

## 6.13.4 LIN-bus support function

The Timer4 unit can be used to check whether the received signal in the LIN-bus communication is suitable for the LIN-bus communication format.

- 1) Wake-up signal detection: The low-level width is measured by starting counting on the falling edge of the input signal on the UART serial data input pin (RxD) and capturing the count value on the rising edge. If the low width is greater than or equal to a fixed value, it is considered a wake-up signal.
- 2) Detection of the break field: After a wake-up signal is detected, the low-level width is measured by starting counting from the falling edge of the input signal of the UART serial data input pin (RxD) and capturing the count value on the rising edge. If the width of the low level is greater than or equal to a fixed value, it is considered to be a break field.
- 3) Measurement of sync field pulse width: After detecting the break field, measure the low- and high-level widths of the input signal of the UART serial data input pin (RxD). The baud rate is calculated from the bit interval of the synchronization field measured in this way.

www.mcu.com.cn 26 / 75 Rev.0.5.5



### 6.14 TimerA

This product has a built-in 16-bit TimerA, consisting of a reload register and a decrement counter. Available for the following operating modes:

- Timer mode: Count the counting source (the counting source can be a clock or an external event)
- Pulse output mode: Count the counting source and output a pulse when overflowing
- > Event counting mode: Count external events and works in deep sleep mode.
- > Pulse width measurement mode: Measurement of external pulse width
- Pulse period measurement mode: Measurement of external pulse period

### 6.15 TimerM

This product has a built-in 2-channel 16-bit TimerM optimized for motor control, which has the following 4 operating modes:

- > Timer mode:
  - Input capture function (external signal as trigger, count value to register)
  - Output comparison function (detect whether the count value and register value are the same, and can change the output of the pin during detection)
  - PWM function (continuous output of arbitrary pulse width)
- Reset synchronous PWM mode: output sawtooth wave modulation, three-phase waveforms without dead time (6 pcs)
- Complementary PWM mode: output triangle wave modulation, three-phase waveforms with dead time (6 pcs)
- PWM3 mode: output PWM waveforms with the same period (2 pcs)

### 6.16 TimerB

This product has a built-in 16-bit TimerB, which has the following 3 modes:

- > Timer mode:
  - Input capture function counts on both sides of the rising edge, falling edge, or rising/ falling edge.
  - Output comparison function "L" level output, "H" level output or alternating output
- > PWM mode: Can perform PWM output with arbitrary duty cycle.
- Phase counting mode: The counting value of the 2-phase encoder can be measured automatically.

### 6.17 TimerC

This product has a built-in 16-bit TimerC, which can be triggered by software, comparator or TimerM to realize the input capture function.

www.mcu.com.cn 27 / 75 Rev.0.5.5



# 6.18 Clock output/buzzer output controller

The clock output controller is used to provide the clock to the peripheral IC, and the buzzer output controller is used to output the square wave of the buzzer frequency. The clock output or buzzer output is realized by dedicated pins.

### 6.19 Universal serial communication unit

This product has built-in 2 universal serial communication units, each unit has a maximum of 4 serial communication channels. It can implement standard SPI, simplified SPI, UART and simplified I<sup>2</sup>C communication functions. Taking the 64-pin product as an example, the function distribution of each channel is as follows:

## 6.19.1 3-wire serial interface (simplified SPI)

Data is transmitted and received synchronously with the serial clock (SCK) output of the master device.

This is a clock-synchronous communication interface that communicates using a total of three communication lines: one serial clock (SCK), one transmit serial data (SO), and one receive serial data (SI).

[Data transmission and reception]

- Data length of 7 or 8 bits
- Phase control of data transmission and reception
- MSB/ LSB first

#### [Clock control]

- Master or slave selection
- Phase control of input/output clock
- Transfer cycles generated by prescalers and channel internal counters
- Maximum transfer rate

Master communication: Max. F<sub>CLK</sub>/2 Slave communication: Max. F<sub>MCK</sub>/6

#### [Interrupt function]

Transfer end interrupt, buffer null interrupt

[Error detection flag].

Overflow error



# 6.19.2 SPI with slave chip selection

The SPI serial communication interface supports slave chip select input function. This is a clock-synchronous communication interface that communicates using a slave chip select input (SSI), 1 serial clock (SCK), 1 transmit serial data (SO), and 1 receive serial data (SI) for a total of 4 communication lines.

[Data transmission and reception]

- > Data length of 7 or 8 bits
- Phase control of transmitted and received data
- MSB/LSB first
- Level setting for transmitted and received data

#### [Clock control]

- Phase control of input/ output clocks
- Transfer cycles generated by prescalers and channel internal counters
- Maximum transfer rate

Slave communication: Max. FMCK/6

#### [Interrupt function]

> Transfer end interrupt, buffer null interrupt

#### [Error detection flag]

Overflow error



### 6.19.3 **UART**

This function enables asynchronous communication over two lines, serial data transmission (TxD) and serial data reception (RxD). Using these two communication lines, data is transmitted and received asynchronously (using the internal baud rate) with other communicating parties in the data frame (consisting of start bits, data, parity bits, and stop bits). Full-duplex UART communication can be implemented by using two channels, dedicated to transmit (even channels) and dedicated to receiving (odd channels), and LIN-bus can also be supported by combining a Timer4 unit and an external interrupt (INTP0).

[Data transmission and reception]

- Data length of 7, 8, or 9 bits
- MSB/LSB first
- Level setting for transmitting and receiving data, selection of inversion
- Parity bit appending, parity check function
- > Stop bit appending, stop bit detection

[Interrupt function]

- > Transfer end interrupt, buffer null interrupt
- > Error interrupts caused by frame errors, parity check errors, or overflow errors

[Error detection flag]

Frame errors, parity errors, overflow errors

[LIN-bus function]

- Detection of wake-up signals
- Detection of break field (BF).
- Measurement of synchronous field, calculation of baud rate



## 6.19.4 Simplified I<sup>2</sup>C

This function enables clock synchronization communication with multiple devices via two lines, serial clock (SCL) and serial data (SDA). Because this simplified I<sup>2</sup>C is designed for single communication with devices such as flash memory and A/D converters, it can only be used as a master device. Start and stop conditions, like the operation control registers, must comply with the AC characteristics and are handled by software.

[Data transmission and reception]

- > Master transmission, master reception (limited to the master function of single master)
- ACK output function, ACK detection function
- > 8-bit data length (when transmitting the addresses, specify the addresses with the highest 7 bits, and use the lowest bit for R/W control).
- Start and stop conditions are generated by software

[Interrupt function]

Transfer end interruption

[Error detection flag]

ACK error, overflow error

[Simplified I<sup>2</sup>C unsupported features]

- > Slave transmission, slave reception
- Multi-master function (arbitration failure detection function)
- Wait detection function



### 6.20 Standard serial interface IICA

The serial interface IICA has the following 3 modes:

- 1) Run-stop mode
  - This is the mode used when serial transfer is not performed, which reduces power consumption.
- 2) I<sup>2</sup>C bus mode (support multi-master)
  - This mode transmits 8-bit data to multiple devices over 2 wires of a serial clock (SCLA) and a serial data bus (SDAA). In accordance with the I2C bus format, the master device can generate "start conditions", "address", "indication of transmission direction", "data" and "stop conditions" on the serial data bus for the slave devices. The slave device automatically detects the received status and data by hardware. This feature simplifies the I²C bus control part of the application program. Since the SCLA and SDAA pins of the serial interface IICA are used as open drain outputs, pull-up resistors are required for the serial clock line and the serial data bus.
- 3) Wake-up mode
  - In deep sleep mode, when an extension code or a local station address is received from the master device, the deep sleep mode can be released by generating an interrupt request signal (INTIICA). This is set via the IICA control register.

www.mcu.com.cn 32 / 75 Rev.0.5.5



## 6.21 LIN/UART module (LIN)

This product is equipped with a LIN communication controller that supports LIN protocols including 1.3, 2.0, 2.1, 2.2, and SAEJ 2602 standards, and features automatic inter-frame communication and error detection. The LIN/UART module provides a UART mode and can be used as a single UART.

The module has the following functions.

- 1) LIN communication function
  - It can be used as a master or a slave
  - It has a variable frame structure

Master: 13~28Tbits interval transfer width; 1~4Tbits interval character transfer width; 0~7Tbits byte interval (frame header); 0~7Tbits response interval; 0~3Tbits interval between data bytes in response area; 1~16Tbits wake-up interval.

Slave: 9.5 or 10.5Tbits (fixed baud rate) interval receive width, 10 or 11Tbits (auto baud rate); 0 to 7Tbits response interval; 0 to 3Tbits interval between data bytes in the response area; 1 to 16Tbits wake-up interval.

- The response field data is between 0 and 8 bytes, and more than 9 bytes of response can be transmitted and received.
- It provides LIN wake-up mode
- Support multiple state detection
- Support for generating multiple interrupts

  Successful header/frame/wakeup transfer/reception interrupt, successful frame/wakeup transfer/reception interrupt, error detection interrupt
- Support for user-assessed self-testing models
- 2) UARTcommunication function

[Data transmission and reception]

- Data length of 7, 8 bits (support 9-bit, including extension bits)
- MSB/LSB first
- Level setting for transmitting and receiving data, selection of inversion
- Parity bit appending, parity function
- Stop bit appending, stop bit detection

[Interrupt function]

- Transfer start/success interrupt
- Successful receive interrupt
- Status detection interrupt

[Status flag]

Support multiple status flag detection



# 6.22 Analog-to-digital converter (ADC)

This product has a built-in 12-bit resolution analog-to-digital converter (SARADC) that converts analog inputs to digital values and supports up to 13 channels of ADC analog inputs (ANI0~ANI3, ANI8~ANI12, ANI14). The ADC contains the following functions:

- ➤ 12-bit resolution, slew rate: 1.06Msps.
- Triggering mode: support software triggering, hardware triggering and hardware triggering in standby state.
- > Channel selection: support single-channel select mode and multi-channel scan mode.
- Conversion mode: support single conversion and continuous conversion.
- ➤ Operating voltage: support 2.0V ≤ Vcap ≤ 5.5V operating voltage range.
- It can detect the built-in reference voltage (1.45V/2.4V) and temperature sensors.
- ➤ The reference voltage source can be selected from: 1.45V/2.4V/Vcap

The ADC can set various A/D conversion modes by combining the modes described below.

|                                 | Software trigger                              | Start the conversion by operating the software.                                                                                                                                                              |
|---------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Trigger mode                    | Hardware-trigger no-wait mode                 | The conversion is started by detecting a hardware trigger.                                                                                                                                                   |
| rrigger mode                    | Hardware trigger wait mode                    | In the conversion standby state when the power is cut off, the power is turned on by detecting the hardware trigger, and the conversion starts automatically after the A/D power stabilization waiting time. |
|                                 | Select mode                                   | Select 1 channel of analog input for A/D conversion.                                                                                                                                                         |
| Channel select mode             | Scan mode                                     | Convert the analog inputs of 4 channels sequentially to A/D. 4 consecutive channels from ANI0 to ANI3, ANI8 to ANI12, and ANI14 can be selected as analog inputs.                                            |
|                                 | Single conversion mode                        | Perform an A/D conversion for the selected channel.                                                                                                                                                          |
| Conversion mode                 | Continuous conversion mode                    | Perform continuous A/D conversions for the selected channel until stopped by the software.                                                                                                                   |
| Sample time/<br>conversion time | Number of sample clocks/<br>conversion clocks | The sampling time can be set by register, the default value of sampling clock number is 13.5 clk, and the minimum value of conversion clock number is 31.5 clk.                                              |

# 6.23 Digital-to-analog converter (DAC)

This product has a built-in 2-channel 12-bit resolution analog-to-digital converter (DAC) that converts digital inputs to analog signals. It has the following features:

- > 12-bit resolution D/A converter
- Support two independent analog channel outputs
- ➤ The reference voltage source can be selected from: 1.45V/2.4V/Vcap
- > R-2R ladder network
- Built-in real-time output
- Reset-hold function

www.mcu.com.cn 34 / 75 Rev.0.5.5



# 6.24 Programmable gain amplifier (PGA)

This product has a built-in programmable gain amplifier (PGA0) with the following functions:

- There are 8 choices of amplification gain per PGA: 1x, 2.5x, 4x, 8x, 10x, 16x, 32x.
- External pin as ground for the PGA negative feedback resistor (can be used as differential mode) is selectable
- The output of PGA0 can be selected as an analog input for the A/D converter or an analog input on the positive side of comparator 0 (CMP0)
- Reference voltage can be selected from 1/2Vcap or internal reference voltage (1.45V/2.4V)
- PGA output = input x gain + reference voltage

# 6.25 Comparator (CMP)

This product has a built-in two-channel comparator, CMP0 and CMP1, with the following functions:

- > The negative side of the CMP can be selected as an external pin input, internal reference voltage or DAC output voltage.
- The positive side of CMP0 can be selected as an external pin input or PGA0 output; the positive side of CMP1 can be selected as external pin inputs (4 pcs)
- Able to select the cancellation width of noise-canceling digital filters
- Able to detect the active edge of the comparator output and generate an interrupt signal.
- Able to detect the active edge of the comparator output and output the event signal to the linkage controller.
- In combination with other functions, the initial motor position can be detected and high/low speed rotation can be controlled.
- Combined with Timer4, TIMER WINDOW can be output.
- > Support positive hysteresis, negative hysteresis, and bilateral hysteresis for comparators with selectable hysteresis voltages of 20mV, 40mV, and 60mV.
- Support 12-bit DAC as negative input source

# 6.26 Two-wire serial debug port (SW-DP)

The ARM's SW-DP interface allows connection to the microcontroller via a serial line debugging tool.

www.mcu.com.cn 35 / 75 Rev.0.5.5



# 6.27 Safety function

## 6.27.1 Flash CRC function (High-speed CRC, universal CRC)

Data errors in flash memory are detected by CRC operations.

The following two CRCs can be used for different applications and conditions of use.

- High-speed CRC: In the initialization program, it can stop the CPU and check the whole code flash area at high speed.
- Universal CRC: Can be used for multi-purpose checking during CPU operation, not limited to the code flash area.

# 6.27.2 RAM parity error detection function

Detect parity error when reading RAM data.

## 6.27.3 SFR protection function

Prevent rewriting of important SFRs (Special Function Registers) due to loss of CPU control.

# 6.27.4 Illegal memory access detection function

Detect illegal access to an illegal memory area (an area with no memory or an area with restricted access).

# 6.27.5 Frequency detection function

Able to use the Timer4 unit to self-test the CPU or peripheral hardware clock frequency.

### 6.27.6 A/D test function

The A/D converter is self-tested by A/D converting the positive (+) reference voltage, the negative (-) reference voltage, the analog input channel (ANI), the temperature sensor output voltage, and the internal reference voltage.

www.mcu.com.cn 36 / 75 Rev.0.5.5



# 6.27.7 Digital output signal level detection function for input/output ports

When the input/output port is in output mode, the output level of the pin can be read.

www.mcu.com.cn 37 / 75 Rev.0.5.5



## 7 Electrical Characteristics

## 7.1 Typical application peripheral circuits

The reference diagram for the connection of peripheral circuits for typical MCU applications is as follows:



Note 1: Connect D2, RL only when used as a master node.

Note 2: For master node, it is recommended to use  $660\Omega/6.8nF$  RL/CL to obtain a slower slope of the bus waveform.

www.mcu.com.cn 38 / 75 Rev.0.5.5



## 7.2 Absolute maximum voltage rating

 $(T_A = -40 \sim 125^{\circ}C)$ 

| Item            | Symbol           | Condition Rating                                                  |                                                                        | Unit |
|-----------------|------------------|-------------------------------------------------------------------|------------------------------------------------------------------------|------|
| Battery voltage | Vbat             | -                                                                 | -0.3~40                                                                | V    |
| MCU voltage     | Vcap             | -                                                                 | -0.5~6.5                                                               | V    |
| Input voltage   | V <sub>I1</sub>  | P00~P01, P10~P17, P30, P40<br>P50~P51, P70, P72, P120, P136, P147 | -0.3~Vcap+0.3 <sup>Note1</sup>                                         | V    |
|                 | V <sub>I2</sub>  | P20~P23, P121~P122, P137, EXCLK<br>RESETB                         | -0.3~Vcap+0.3 <sup>Note1</sup>                                         | V    |
| Output voltage  | V <sub>O1</sub>  | P00~P01, P10~P17, P30, P40<br>P50~P51, P70~P72, P120, P136, P147  | -0.3~Vcap+0.3 <sup>Note1</sup>                                         | V    |
| 3.              | $V_{O2}$         | P20~P23, P137                                                     | -0.3~Vcap+0.3 <sup>Note1</sup>                                         | V    |
| Analog input    | V <sub>Al1</sub> | ANI8~ANI12, ANI14                                                 | -0.3~Vcap+0.3 and<br>-0.3~AV <sub>REF</sub> (+)+0.3 <sup>Note1,2</sup> | V    |
| voltage         | V <sub>Al2</sub> | ANIO~ ANI3                                                        | -0.3~Vcap+0.3 and<br>-0.3~AV <sub>REF</sub> (+)+0.3 <sup>Note1,2</sup> | V    |

Note 1: No more than 6.5V.

Note 2: The pins of the A/D conversion object must not exceed AVREF (+)+0.3.

Notice: Even if one item in each item instantly exceeds the absolute maximum rating, it may reduce the quality of the product. The absolute maximum rating is the rating that may cause physical damage to the product, and the product must be used in a state that does not exceed the rated value.

#### Remark:

- 1. Unless otherwise specified, the characteristics of the multiplexing pin are the same as the characteristics of the port pin.
- 2. AV<sub>REF</sub> (+): The positive (+) reference voltage of the A/D converter
- 3. Use  $V_{SS}$  as the reference voltage.
- 4. This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 39 / 75 Rev.0.5.5



## 7.3 Absolute maximum current rating

 $(T_A = -40 \sim 125^{\circ}C)$ 

| Item                   | Symbol            |                                   | Condition                                                                | Rating  | Unit |  |
|------------------------|-------------------|-----------------------------------|--------------------------------------------------------------------------|---------|------|--|
|                        |                   | Per pin                           | P00~P01, P10~P17, P30, P40<br>P50~P51, P70, P72, P120, P136~P137, P147   | -40     | mA   |  |
|                        | Іон1              | Total                             | P00~P01, P40, P120, P136~P137                                            | -70     | mA   |  |
| Output current, high   |                   | -170mA                            | P10~P17, P30~P31, P50~P51, P70, P72<br>P147                              | -100    | mA   |  |
|                        | 1                 | Per pin                           | P20~P23                                                                  | -3      | mA   |  |
|                        | I <sub>OH2</sub>  | Total                             | F20~F23                                                                  | -15     | mA   |  |
|                        | lol1              | Per pin                           | P00~P01, P10~P17, P30, P40<br>P50~P51, P70, P72, P120<br>P136~P137, P147 | 40      | mA   |  |
| Output                 | IOLI              | Total 170mA                       | P00~P01, P40, P120, P136~P137                                            | 100     | mA   |  |
| current, low           |                   | Total TromA                       | P10~P17, P30, P50~P51, P70, P72, P147                                    | 120     | mA   |  |
|                        |                   | Per pin                           | P00~P01, P10~P17, P30, P40, P50~P51                                      | 15      | mA   |  |
|                        | l <sub>OL2</sub>  | Total                             | P70, P72, P120, P136~P137, P147                                          | 45      | mA   |  |
| Input negative         |                   | Each pin                          | Continuous DC negative current that can be                               | -3      | mA   |  |
| current                | I <sub>INJL</sub> | Pin total                         | injected into an input pin                                               | -15     | mA   |  |
| Input positive         |                   | Each pin                          | Continuous DC positive current that can be                               | 3       | mA   |  |
| current                | I <sub>INJH</sub> | Pin total                         | injected into an input pin                                               | 15      | mA   |  |
| Operating              | _                 | Usually runtim                    | е                                                                        | 40.405  | °°   |  |
| ambient<br>temperature | T <sub>A</sub>    | When programming the flash memory |                                                                          | -40~125 | °C   |  |
| Storage temperature    | T <sub>stg</sub>  | -                                 |                                                                          | -65~150 | °C   |  |

Notice: Even if one item in each item instantly exceeds the absolute maximum rating, it may reduce the quality of the product. The absolute maximum rating is the rating that may cause physical damage to the product, and the product must be used in a state that does not exceed the rated value.

#### Remark:

- 1. Unless otherwise specified, the characteristics of the multiplexing pin are the same as the characteristics of the port pin.
- 2. This specification is guaranteed by the design, and is not tested in mass production

www.mcu.com.cn 40 / 75 Rev.0.5.5



#### 7.4 Oscillation circuit characteristics

## 7.4.1 X1, XT1 characteristics

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=0V)

| Item                                    | Resonator                 | Condition     | Min. | Тур. | Max. | Unit |
|-----------------------------------------|---------------------------|---------------|------|------|------|------|
| X1 clock oscillation frequency (Fx)     | Ceramic/crystal resonator | -             | 1.0  | 1    | 20.0 | MHz  |
| X1 clock oscillation stabilization time | Ceramic/crystal resonator | 20MHz, C=10pF | 1    | 15   | -    | ms   |
| X1 clock oscillation feedback resistor  | Ceramic/crystal resonator | -             | 0.6  | -    | 1.8  | МΩ   |

#### Remark:

- 1. It only indicates the frequency tolerance range of the oscillation circuit, and the instruction execution time should be referred to the AC characteristics.
- 2. Please ask the resonator manufacturer to evaluate the circuit after installation, and use it after confirming the oscillation characteristics.

#### 7.4.2 Internal oscillator characteristics

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=0V)

| Resonator                                                                           | Condition                  | Min.                                                         | Тур. | Max.     | Unit |
|-------------------------------------------------------------------------------------|----------------------------|--------------------------------------------------------------|------|----------|------|
| High-speed on-chip oscillator clock frequency (F <sub>IH</sub> ) <sup>Note1,2</sup> | -                          | 1.0                                                          | -    | 64.0     | MHz  |
| High-speed on-chip oscillator stabilization time (T <sub>SU</sub> )                 | -                          | -                                                            | 12   | -        | us   |
|                                                                                     | T <sub>A</sub> = 10~70°C   | -1.0                                                         | -    | +1.0     | %    |
| Clock frequency accuracy of high-speed on-chip                                      | T <sub>A</sub> = 0~105°C   | -1.5                                                         | -    | +1.5     | %    |
| oscillator                                                                          | T <sub>A</sub> = -10~125°C | -2.0                                                         | -    | 64.0   1 | %    |
|                                                                                     | T <sub>A</sub> = -40~125°C | - 12 - us<br>-1.0 - +1.0 %<br>-1.5 - +1.5 %<br>-2.0 - +2.0 % |      |          |      |
| Low-speed on-chip oscillator clock frequency (FIL)                                  | -                          | 10                                                           | 15   | 22       | KHz  |

Note 1: Select the frequency of the high-speed on-chip oscillator via the option byte.

Note 2: It only indicates the characteristics of the oscillation circuit, so please refer to the AC characteristics for the instruction execution time.

www.mcu.com.cn 41 / 75 Rev.0.5.5



#### 7.5 DC characteristics

#### 7.5.1 Pin characteristics

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                                  | Symbol           | Condi                                                                    | tion                       | Min. | Тур. | Max.                   | Unit |
|---------------------------------------|------------------|--------------------------------------------------------------------------|----------------------------|------|------|------------------------|------|
|                                       |                  | P00~P01, P10~P17<br>P30~P31, P40,                                        | 2.0V≤Vcap≤5.5V<br>-40~85°C | -    | -    | -12.0 <sup>Note2</sup> |      |
|                                       |                  | P50~P51<br>P70, P72~P74, P120<br>136, P147<br>Per pin                    | 2.0V≤Vcap≤5.5V<br>85~125°C | -    | -    | -6.0 <sup>Note2</sup>  | mA   |
|                                       |                  | P00~P01, P40, P120<br>P136<br>Total (when duty                           | 4.0V≤Vcap≤5.5V<br>-40~85°C | -    | -    | -60.0                  | m ^  |
|                                       |                  |                                                                          | 4.0V≤Vcap≤5.5V<br>85~125°C | -    | -    | -30.0                  | mA   |
|                                       |                  | cycle≤70% <sup>Note3</sup> ) 2.4V≤Vcap<4.0V                              |                            | -    | -    | -12.0                  | mA   |
|                                       |                  |                                                                          | 2.0V≤Vcap<2.4V             | -    | -    | -6.0                   | mA   |
|                                       | Іон1             | P10~P17, P30~P31<br>P50~P51, P70,<br>P72~P74<br>P147<br>Total (when duty | 4.0V≤Vcap≤5.5V<br>-40~85°C | -    | -    | -80.0                  | mA   |
| Output current, high <sup>Note1</sup> |                  |                                                                          | 4.0V≤Vcap≤5.5V<br>85~125°C | -    | -    | -30.0                  |      |
|                                       |                  |                                                                          | 2.4V≤Vcap<4.0V             | -    | -    | -20.0                  | mA   |
|                                       |                  | cycle≤70% <sup>Note3</sup> )                                             | 2.0V≤Vcap<2.4V             | -    | -    | -10.0                  | mA   |
|                                       |                  |                                                                          | 4.0V≤Vcap≤5.5V<br>-40~85°C | -    | -    | -140.0                 |      |
|                                       |                  | Total (when duty cycle≤70% <sup>Note3</sup> )                            | 4.0V≤Vcap≤5.5V<br>85~125°C | -    | -    | -60.0                  | mA   |
|                                       |                  | ,                                                                        | 2.4V≤Vcap<4.0V             | -    | -    | -30.0                  |      |
|                                       |                  |                                                                          | 2.0V≤Vcap<2.4V             | -    | -    | -15.0                  |      |
|                                       | Lauri            | P20~P23,P137 per<br>pin                                                  | 2.0V≤Vcap≤5.5V             | -    | -    | -2.5 <sup>Note2</sup>  | mA   |
|                                       | I <sub>OH2</sub> | Total (when duty cycle≤70% Note3)                                        | 2.0V≤Vcap≤5.5V             | -    | -    | -10                    | mA   |

- Note 1: This is the value of current that guarantees device operation even if current flows from the Vcap pin to the output pin.
- Note 2: The total current value cannot be exceeded.
- Note 3: This is the output current value for the "Duty cycle ≤ 70% condition". The following formula can be used to calculate the output current value when the duty cycle is changed to >70% (when the duty cycle is changed to n%).

Total pin output current= $(I_{OH} \times 0.7)/(n \times 0.01)$ 

<Calculation example>I<sub>OH</sub>= -10.0mA, n=80%

Total pin output current=  $(-10.0 \times 0.7)/(80 \times 0.01) \approx -8.7$ mA

The current at each pin does not vary by duty cycle and will not flow above the absolute maximum rating.

Notice: In N-channel open drain mode, P00~P01, P10~P11, P13~P15, P17, P30~P31, P50~P51, P72, P74 do not output high level.

www.mcu.com.cn 42 / 75 Rev.0.5.5



#### Remark:

- 1. Unless otherwise specified, the characteristics of the multiplexing pin are the same as the characteristics of the port pin.
- 2. Low temperature specification is guaranteed by the design, and is not tested in mass production.

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                                 | Symbol           | Conditi                                                                                                                                                                | ion                        | Min. | Тур. | Max.                | Unit |    |
|--------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------|------|---------------------|------|----|
|                                      |                  | P00~P01, P10~P17<br>P30~P31, P40                                                                                                                                       | 2.0V≤Vcap≤5.5V<br>-40~85°C | -    | -    | 30 <sup>Note2</sup> |      |    |
|                                      |                  | P50~P51, P70<br>P72~P74, P120<br>P136, P147<br>Per pin                                                                                                                 | 2.0V≤Vcap≤5.5V<br>85~125°C | -    | -    | 15 <sup>Note2</sup> | mA   |    |
|                                      |                  | P00~P01, P40, P120<br>P136<br>Total (when duty cycle                                                                                                                   | 4.0V≤Vcap≤5.5V<br>-40~85°C | 1    | -    | 100                 | mA   |    |
|                                      |                  |                                                                                                                                                                        | 4.0V≤Vcap≤5.5V<br>85~125°C | 1    | -    | 50                  |      |    |
|                                      |                  | ≤70% <sup>Note3</sup> ) 2.4V≤Vcap<4.0V                                                                                                                                 |                            | -    | -    | 30                  | mA   |    |
|                                      |                  |                                                                                                                                                                        | 2.0V≤Vcap<2.4V             | -    | -    | 15                  | mA   |    |
|                                      | I <sub>OL1</sub> | P10~P17, P30~P31<br>P50~P51, P70<br>P72~P74, P147<br>Total (when duty cycle<br>≤70% Note3)  4.0V ≤ Vcap ≤ 5.5V<br>4.0V ≤ Vcap ≤ 5.5V<br>85~125°C<br>2.4V ≤ Vcap < 4.0V | •                          | -    | -    | 120                 | A    |    |
| Output current, low <sup>Note1</sup> |                  |                                                                                                                                                                        | P72~P74, P147              | · ·  | -    | -                   | 60   | mA |
|                                      |                  |                                                                                                                                                                        | -                          | -    | 40   | mA                  |      |    |
|                                      |                  | ,                                                                                                                                                                      | 2.0V≤Vcap<2.4V             | -    | -    | 20                  | mA   |    |
|                                      |                  |                                                                                                                                                                        | 4.0V≤Vcap≤5.5V<br>-40~85°C | -    | -    | 150                 |      |    |
|                                      |                  | Total (when duty cycle ≤70% <sup>Note3</sup> )                                                                                                                         | 4.0V≤Vcap≤5.5V<br>85~125°C | -    | -    | 80                  | mA   |    |
|                                      |                  | ,                                                                                                                                                                      | 2.4V≤Vcap<4.0V             | -    | -    | 50                  |      |    |
|                                      |                  |                                                                                                                                                                        | 2.0V≤Vcap<2.4V             | -    | -    | 30                  |      |    |
|                                      |                  | P20~P23,P137 per pin                                                                                                                                                   | 2.0V≤Vcap≤5.5V             | -    | -    | 6 <sup>Note2</sup>  | mA   |    |
|                                      | l <sub>OL2</sub> | Total (when duty cycle ≤70% <sup>Note3</sup> )                                                                                                                         | 2.0V≤Vcap≤5.5V             | -    | -    | 20                  | mA   |    |

Note 1: This is the value of current at which the V<sub>SS</sub> pin guarantees device operation even if current flows from the output pin to the EV<sub>SS</sub>.

Note 2: The total current value cannot be exceeded.

Note 3: This is the output current value for the "Duty cycle ≤ 70% condition". The following formula can be used to calculate the output current value when the duty cycle is changed to >70% (n% duty cycle).

Total output current= $(I_{OL} \times 0.7)/(n \times 0.01)$ 

<Calculation example>IoL=10.0mA, n=80%

Total output current= $(10.0\times0.7)/(80\times0.01) \approx 8.7$ mA

The current at each pin does not vary by duty cycle and will not flow above the absolute maximum rating.

www.mcu.com.cn 43 / 75 Rev.0.5.5



#### Remark:

- 1. Unless otherwise specified, the characteristics of the multiplexing pin are the same as the characteristics of the port pin.
- 2. Low temperature specification is guaranteed by the design, and is not tested in mass production.

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                       | Symbol           | Conditi                                                                         | on                              | Min.    | Тур.    | Max.    | Unit |
|----------------------------|------------------|---------------------------------------------------------------------------------|---------------------------------|---------|---------|---------|------|
| Battery voltage            | Vbat             | -                                                                               |                                 | 5.5     |         | 28      | V    |
| MCU input voltage          | Vcap             | -                                                                               |                                 | 4.9     | -       | 5.1     | V    |
| Power ground input voltage | Vss              | -                                                                               |                                 | -0.3    | -       | -       | V    |
|                            | V <sub>IH1</sub> | P00~P01, P10~P17<br>P30~P31, P40<br>P50~P51, P70<br>P72~P74, P120<br>P136, P147 | Schmidt input                   | 0.8Vcap | 1       | Vcap    | ٧    |
|                            |                  |                                                                                 | TTL input<br>4.0V≤Vcap≤<br>5.5V | 2.2     | ı       | Vcap    | V    |
| Input voltage, high        | V <sub>IH2</sub> | P00~P01, P10<br>P14~P17, P30~P31<br>P50, P72, P74                               | TTL input<br>3.3V≤Vcap<<br>4.0V | 2.0     | 1       | Vcap    | ٧    |
|                            |                  |                                                                                 | TTL input<br>2.0V≤Vcap<<br>3.3V | 1.5     | -       | Vcap    | ٧    |
|                            | V <sub>IH3</sub> | P20~P23, P137                                                                   | 0.7Vcap                         | -       | Vcap    | V       |      |
|                            | V <sub>IH4</sub> | P121~P122, EXCLK,                                                               | 0.8Vcap                         | -       | Vcap    | V       |      |
|                            | V <sub>IL1</sub> | P00~P01, P10~P17<br>P30~P31, P40<br>P50~P51, P70<br>P72~P74, P120<br>P136, P147 | Schmidt input                   | 0       | -       | 0.2Vcap | V    |
|                            |                  |                                                                                 | TTL input<br>4.0V≤Vcap≤<br>5.5V | 0       | ı       | 0.8     | ٧    |
| Input voltage, low         | V <sub>IL2</sub> | P00~P01, P10<br>P14~P17, P30~P31<br>P50, P72, P74                               | TTL input<br>3.3V≤Vcap<<br>4.0V | 0       | 1       | 0.5     | V    |
|                            |                  |                                                                                 | TTL input<br>2.0V≤Vcap<<br>3.3V | 0       | 1       | 0.32    | V    |
|                            | V <sub>IL3</sub> | P20~P23, P137                                                                   | 0                               | -       | 0.3Vcap | V       |      |
|                            |                  |                                                                                 |                                 |         |         |         |      |

Notice: Even in N-channel open drain mode, the maximum VIH value for P00~P01, P10~P11, P13~P15, P17, P30~P31, P50~P51, P72, P74 is Vcap.

#### Remark:

- 1. Unless otherwise specified, the characteristics of the multiplexing pin are the same as the characteristics of the port pin.
- 2. Low temperature specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 44 / 75 Rev.0.5.5



(T<sub>A</sub>= -40 ~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                 | Symbol           | Cond                                             | ition                                        | Min.     | Тур. | Max. | Unit |
|----------------------|------------------|--------------------------------------------------|----------------------------------------------|----------|------|------|------|
|                      |                  | Boo Bot Bto Bt                                   | 4.0V≤Vcap≤5.5V<br>I <sub>OH1</sub> = -12.0mA | Vcap-1.5 | -    | -    | V    |
| Output voltage, high | V <sub>OH1</sub> | P00~P01, P10~P17<br>P30~P31, P40<br>P50~P51, P70 | 4.0V≤Vcap≤5.5V<br>I <sub>OH1</sub> = -6.0mA  | Vcap-0.7 | -    | -    | V    |
|                      | V OH1            | P72~P74, P120<br>P136, P147                      | 2.4V≤Vcap≤5.5V<br>I <sub>OH1</sub> = -3.0mA  | Vcap-0.6 | -    | -    | V    |
|                      |                  | 1 100, 1 1 17                                    | 2.0V≤Vcap≤5.5V<br>I <sub>OH1</sub> = -2mA    | Vcap-0.5 | -    | -    | V    |
|                      |                  | P20~P23,P137                                     | 4.0V≤Vcap≤5.5V<br>I <sub>OH2</sub> = -2.5mA  | Vcap-1.5 | -    | -    | V    |
|                      | V <sub>OH2</sub> |                                                  | 4.0V≤Vcap≤5.5V<br>I <sub>OH2</sub> = -1.5mA  | Vcap-0.7 | -    | -    | V    |
|                      | VOHZ             |                                                  | 2.4V≤Vcap≤5.5V<br>I <sub>OH2</sub> = -0.5mA  | Vcap-0.6 | -    | -    | V    |
|                      |                  |                                                  | 2.0V≤Vcap≤5.5V<br>I <sub>OH2</sub> = -0.4mA  | Vcap-0.5 | -    | -    | V    |
|                      | V <sub>OL1</sub> | P00~P01, P10~P17<br>P30~P31, P40<br>P50~P51, P70 | 4.0V≤Vcap≤5.5V<br>I <sub>OL1</sub> =30.0mA   | -        | -    | 1.2  | V    |
|                      |                  |                                                  | 4.0V≤Vcap≤5.5V<br>I <sub>OL1</sub> =15.0mA   | -        | -    | 0.7  | V    |
|                      | VOL1             | P72~P74, P120<br>P136, P147                      | 2.4V≤Vcap≤5.5V<br>I <sub>OL1</sub> =6.0mA    | -        | -    | 0.4  | V    |
| Output voltage, low  |                  |                                                  | 2.0V≤Vcap≤5.5V<br>I <sub>OL1</sub> =4.0mA    | -        | -    | 0.4  | V    |
| Output voltage, low  |                  |                                                  | 4.0V≤Vcap≤5.5V<br>I <sub>OL2</sub> =6.0mA    | -        | -    | 1.2  | V    |
|                      | Vara             | D20 D22 D127                                     | 4.0V≤Vcap≤5.5V<br>I <sub>OL2</sub> =4.0mA    | -        | -    | 0.7  | V    |
|                      | V <sub>OL2</sub> | P20~P23,P137                                     | 2.4V≤Vcap≤5.5V<br>I <sub>OL2</sub> =1.5mA    | -        | -    | 0.4  | V    |
|                      |                  |                                                  | 2.0V≤Vcap≤5.5V<br>I <sub>OL2</sub> =1.0mA    | -        | -    | 0.4  | V    |

Notice: In N-channel open drain mode, P00~P01, P10~P11, P13~P15, P17, P30~P31, P50~P51, P72, P74 do not output high level.

#### Remark:

- 1. Unless otherwise specified, the characteristics of the multiplexing pin are the same as the characteristics of the port pin.
- 2. Low temperature specification is guaranteed by the design, and is not tested in mass production.



(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                           | Symbol            | Cond                                                                                 | ition                                                                                  | Min. | Тур. | Max. | Unit |
|--------------------------------|-------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------|------|------|------|
| Input leakage<br>current, high | Ішн1              | P00~P01, P10~P17<br>P30~P31, P40<br>P50~P51, P70<br>P72~P74, P120<br>P136, P147      | V <sub>I</sub> = Vcap                                                                  | -    | -    | 1    | uA   |
|                                | I <sub>LIH2</sub> | P20~P23, P137<br>RESETB                                                              | V <sub>I</sub> =Vcap                                                                   | -    | -    | 2    | uA   |
|                                | Ішнз              | P121~P122 (X1, X2<br>EXCLK)                                                          | V <sub>I</sub> =Vcap, when the input port and external clock are inputting             | -    | ı    | 1    | uA   |
|                                |                   | EXCLK)                                                                               | V <sub>I</sub> =Vcap, when connecting the resonator                                    | -    | •    | 10   | uA   |
|                                | ILIL1             | P00~P01, P10~P17<br>P30~P31, P40<br>P50~P51, P70<br>P72~P74, P120<br>P136, P147      | V <sub>I</sub> =V <sub>SS</sub>                                                        | -    | -    | -1   | uA   |
| Input leakage                  | I <sub>LIL2</sub> | P20~P23, P137<br>RESETB                                                              | V <sub>I</sub> =V <sub>SS</sub>                                                        | -    | -    | -2   | uA   |
| current, low                   | ILIL3             | P121~P121 (X1, X2                                                                    | V <sub>I</sub> =V <sub>SS</sub> , when the input port and external clock are inputting | -    | -    | -1   | uA   |
|                                |                   | EXCLK)                                                                               | V <sub>I</sub> =V <sub>SS</sub> , when connecting the resonator                        | -    | -    | -10  | uA   |
| Internal pull-up resistance    | Ru                | P00~P01, P10~P17<br>P30~P31, P40<br>P50~P51, P70<br>P72~P74, P120<br>P136~P137, P147 | V <sub>I</sub> =V <sub>SS</sub> , When inputting a port                                | 10   | 30   | 100  | ΚΩ   |

#### Remark:

- 1. Unless otherwise specified, the characteristics of the multiplexing pin are the same as the characteristics of the port pin.
- 2. Low temperature specification is guaranteed by the design, and is not tested in mass production.



### 7.5.2 Power supply current characteristics

| Item                     | Symbol           |                                        |                                                                   | Condition                                                         |                                       |     |      | Max. | Unit |
|--------------------------|------------------|----------------------------------------|-------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------|-----|------|------|------|
|                          |                  |                                        | I Cala an and an                                                  | F <sub>HOCO</sub> =64MHz, F <sub>IH</sub> =6                      |                                       | ı   | 5.0  | 13.5 |      |
|                          |                  |                                        | High-speed on-<br>chip oscillator                                 | F <sub>HOCO</sub> =48MHz, F                                       | IH=48MHz <sup>Note3</sup>             | ı   | 4.5  | 11.0 | mA   |
|                          |                  |                                        | ornp occinator                                                    | F <sub>HOCO</sub> =32MHz, F                                       | <sub>IH</sub> =32MHz <sup>Note3</sup> | ı   | 4.0  | 8.5  |      |
| ID                       | I <sub>DD1</sub> | Run mode                               | High-speed                                                        | aster system F <sub>MX</sub> =20MHz <sup>Note2</sup>              | Input square wave                     | ı   | 3.5  | 7.0  |      |
|                          |                  |                                        | master system clock                                               |                                                                   | Connect the crystal oscillator        | -   | 3.5  | 7.0  | mA   |
|                          |                  |                                        | Low-speed on-<br>chip oscillator                                  | F <sub>IL</sub> =15KHz <sup>Note4</sup>                           |                                       |     | 65   | 140  | uA   |
|                          |                  |                                        | F <sub>HOCO</sub> =64MHz, F <sub>IH</sub> =64MHz <sup>Note3</sup> |                                                                   | 1                                     | 1.8 | 10.0 |      |      |
| Supply                   |                  |                                        | High-speed on-<br>chip oscillator                                 | F <sub>HOCO</sub> =48MHz, F                                       | IH =48MHz <sup>Note3</sup>            | ı   | 1.6  | 7.5  | mA   |
| current <sup>Note1</sup> |                  |                                        | op cooa.c.                                                        | F <sub>HOCO</sub> =32MHz, F <sub>IH</sub> =32MHz <sup>Note3</sup> |                                       | -   | 1.2  | 5.0  |      |
|                          | $I_{DD2}$        | Sleep<br>mode                          | High-speed<br>master system<br>clock                              | F <sub>MX</sub> =20MHz <sup>Note2</sup>                           | Input square wave                     | 1   | 1.0  | 4.5  |      |
|                          |                  | mode                                   |                                                                   |                                                                   | Connect the crystal oscillator        | 1   | 1.0  | 4.5  | mA   |
|                          |                  |                                        | Low-speed on-<br>chip oscillator                                  | F <sub>IL</sub> =15KHz <sup>Note4</sup>                           |                                       | 1   | 6    | 35   | uA   |
|                          |                  |                                        | T <sub>A</sub> = -40°C~25°C \                                     | /cap=5.0V                                                         |                                       | ı   | 1.5  | 3    |      |
|                          | lass             | Deep<br>sleep<br>mode <sup>Note6</sup> | T <sub>A</sub> = -40°C~85°C Vcap=5.0V                             |                                                                   | 1                                     | 1.5 | 10   | uA   |      |
|                          | I <sub>DD3</sub> |                                        | T <sub>A</sub> = -40°C~105°C Vcap=5.0V                            |                                                                   | 1                                     | 1.5 | 15   | uA   |      |
|                          |                  |                                        | T <sub>A</sub> = -40°C~125°C Vcap=5.0V                            |                                                                   | _                                     | -   | 1.5  | 50   |      |

- Note 1: This is the current that flows through Vcap, including the input leakage current when the input pin is fixed to Vcap or Vss, EVss state. Typical value: CPU is in multiplication instruction execution (IDD1), and does not include peripheral operating current. Maximum value: CPU is executing multiplication instruction (IDD1), and includes peripheral operating current, but does not include current flowing to A/D converter, LVD circuit, I/O ports, internal pull-up or pull-down resistors, and does not include current when rewriting data flash memory.
- Note 2: This is the case when the high-speed on-chip oscillator and low-speed on-chip oscillator clocks stop oscillating.
- Note 3: This is the case when the high-speed main system clock and the low-speed on-chip oscillator clock stop oscillating.
- Note 4: This is the case when the high-speed on-chip oscillator and the high-speed main system clock stop oscillating.
- Note 5: This is the case when the high-speed on-chip oscillator and the high-speed main system clock stop oscillating.
- Note 6: For current values when the low-speed on-chip oscillator clock is running in deep sleep mode, refer to Current values when the low-speed on-chip oscillator clock is running in sleep mode.

#### Remark:

- 1. F<sub>HOCO</sub>: High-speed on-chip oscillator clock frequency, F<sub>IH</sub>: The system clock frequency provided by the high-speed on-chip oscillator.
- 2. F<sub>MX</sub>: External master system clock frequency (X1/X2 clock oscillation frequency).
- 3. The temperature condition of the typical value is TA = 25°C.

www.mcu.com.cn 47 / 75 Rev.0.5.5



 $(T_A = -40 \sim 125$ °C 、 Vbat = 12V 、 Vss=GND=0V)

| Item     | Symbol            |                                  | Cor                                  | ndition                |                                   | Min. | Тур. | Max. | Unit |
|----------|-------------------|----------------------------------|--------------------------------------|------------------------|-----------------------------------|------|------|------|------|
|          |                   |                                  | I limb and all an                    | Fносо=64MH             | lz、Fıн=64MHz                      | -    | 7.5  | 17.5 |      |
|          |                   |                                  | High-speed on-<br>chip oscillator    | Fносо=48MH             | lz、F₁⊢=48MHz                      | -    | 7    | 15   | mA   |
|          |                   |                                  | omp coomato.                         | Fносо=32MH             | lz、F₁⊢=32MHz                      | -    | 6.5  | 12.5 |      |
|          | I <sub>bat1</sub> | Run<br>mode <sup>note1</sup>     | High-speed<br>master system<br>clock |                        | Input square wave                 | -    | 6    | 11   |      |
|          |                   | mode ***                         |                                      |                        | Connect the crystal oscillator    | -    | 6    | 11   | mA   |
|          |                   |                                  | Low-speed on-<br>chip oscillator     | F <sub>IL</sub> =15KHz |                                   |      | 2.56 | 4.1  | mA   |
|          |                   |                                  | I limb and an                        |                        | $F_{HOCO}=64MHz$ , $F_{IH}=64MHz$ |      | 1.9  | 10.2 |      |
|          |                   | Sleep<br>mode <sup>note2</sup>   | High-speed on-<br>chip oscillator    | Fносо=48MH             | Iz、F <sub>IH</sub> =48MHz         | -    | 1.7  | 7.7  | mA   |
| Vbat pin |                   |                                  |                                      | Fносо=32MH             | lz、F <sub>IH</sub> =32MHz         | -    | 1.3  | 5.2  |      |
| current  | l <sub>bat2</sub> |                                  | High-speed                           | F <sub>MX</sub> =20MHz | Input square wave                 | -    | 1.1  | 4.7  |      |
|          |                   |                                  | master system clock                  |                        | Connect the crystal oscillator    | -    | 1.1  | 4.7  | mA   |
|          |                   | Low-speed on-<br>chip oscillator |                                      | F <sub>IL</sub> =15KHz |                                   | -    | 48   | 79   | uA   |
|          |                   |                                  | T <sub>A</sub> = -40°C~25°C          |                        |                                   | -    | 42   | 48   |      |
|          | 1                 | Deep sleep                       | T <sub>A</sub> = -40°C~85°C          |                        |                                   | -    | 55   | 67   |      |
|          | bat3              | mode <sup>Note3</sup>            | T <sub>A</sub> = -40°C~105°C         |                        | -                                 | 68   | 89   | uA   |      |
|          |                   |                                  | T <sub>A</sub> = -40°C~125°C         |                        | -                                 | 85   | 110  |      |      |
|          | I <sub>bat4</sub> | Stop<br>mode <sup>note4</sup>    | T <sub>A</sub> = -40°C~125°C         | ;                      |                                   | -    | 10   | 55   | uA   |

- Note 1: Run mode, this refers to the MCU is in the running state, the LIN transceiver is working normally, the LDO outputs 5V and the maximum drive current is 70mA.
- Note 2: Sleep mode, this refers to stopping the CPU running clock, the peripherals can work according to the setting, the LIN transceiver is in standby, the LDO continuously outputs 5V with a 70 mA driving capacity, and the system can be woken up by an external interrupt.
- Note 3: Deep sleep mode, this refers to the high-speed system clock and the whole system stops, the LIN transceiver is in standby state, the LDO continuously outputs 5V with a drive current of 70 mA, and the system can be woken up by an external interrupt.
- Note 4: Stop mode, this means the LDO stops outputting 5V, the MCU is in power-down state, the LIN transceiver is in sleep state, and the system can be woken up remotely via the LIN bus.



(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                                           | Symbol                       |                        | Condition                             | Min. | Тур. | Max. | Unit |
|------------------------------------------------|------------------------------|------------------------|---------------------------------------|------|------|------|------|
| Low speed on-chip oscillator operating current | I <sub>FIL</sub> Note1,8     | -                      |                                       | -    | 0.2  | -    | uA   |
| WDT operating current                          | I <sub>WDT</sub> Note1,2,3,8 | F <sub>IL</sub> =15KHz |                                       | -    | 0.22 | -    | uA   |
|                                                | I <sub>ADC</sub> Note1,4     | ADC HS mode            | e@64MHz                               | 1    | 2.2  | -    | mA   |
| A/D converter operating current                |                              | ADC HS mode@4MHz       |                                       | 1    | 1.3  | -    | mA   |
|                                                |                              | ADC LC mode@24MHz      |                                       | 1    | 1.1  | -    | mA   |
|                                                |                              | ADC LC mode@4MHz       |                                       | -    | 0.8  | -    | mA   |
| D/A converter operating current                | I <sub>DAC</sub> Note1,6     | Per channel            |                                       | -    | 1.4  | -    | mA   |
| PGA operating current                          |                              | Per channel            |                                       | -    | 900  | 1400 | uA   |
| Comparator operating                           | I <sub>CMP</sub> Note1,7     | Per channel            | No internal reference voltage is used | -    | 60   | 100  | uA   |
| current                                        |                              | Per Charmer            | An internal reference voltage is used | -    | 80   | 160  | uA   |
| LVD operating current                          | I <sub>LVD</sub> Note1,5,8   |                        | -                                     | -    | 0.08 | -    | uA   |

- Note 1: This is the current flowing through Vcap.
- Note 2: This is when the high-speed on-chip oscillator and the high-speed system clock stop oscillating.
- Note 3: This is the current that flows only to the watchdog timer (including the operating current of the low-speed on-chip oscillator). With the watchdog timer running, the microcontroller current value is the value of I<sub>DD1</sub> or I<sub>DD2</sub> or I<sub>DD3</sub> plus IWDT.
- Note 4: This is the current that flows only to the A/D converter. With the A/D converter running in run mode or sleep mode, the microcontroller current value is I<sub>DD1</sub> or <sub>IDD2</sub> plus the value of I<sub>ADC</sub>.
- Note 5: This is the current that flows only to the LVD circuit. With the LVD circuit running, the microcontroller current value is the value of I<sub>DD1</sub> or I<sub>DD2</sub> or I<sub>DD3</sub> plus I<sub>LVD</sub>.
- Note 6: This is the current that flows only to the D/A converter. With the D/A converter running in run mode or sleep mode, the microcontroller current value is the value of I<sub>DD1</sub> or I<sub>DD2</sub> plus I<sub>DAC</sub>.
- Note 7: This is the current that flows only to the comparator circuit. With the comparator circuit running, the microcontroller current value is the value of I<sub>DD1</sub> or I<sub>DD2</sub> or I<sub>DD3</sub> plus I<sub>CMP</sub>.
- Note 8: Low temperature specification is guaranteed by the design, and is not tested in mass production.

#### Remark:

- 1. F<sub>IL</sub>: Low-speed on-chip oscillator clock frequency
- 2. The temperature condition of the typical value is  $T_A=25\,^{\circ}C$ .



## 7.6 AC characteristics

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                                                   | Symbol                                   | Con                                               | dition         | Min.                   | Тур. | Max. | Unit |
|--------------------------------------------------------|------------------------------------------|---------------------------------------------------|----------------|------------------------|------|------|------|
| Instruction cycle (minimum instruction execution time) | Тсү                                      | Main system clock (F <sub>MAIN</sub> ) is running | 2.0V≤Vcap≤5.5V | 0.02084                | -    | 1    | us   |
| External                                               | F <sub>EX</sub>                          | 2.0V≤Vcap≤5.5V                                    |                | 1.0                    | -    | 20.0 | MHz  |
| system clock<br>frequency                              | FEXS                                     | 2.0V≤Vcap≤5.5V                                    |                | 32.0                   | -    | 35.0 | KHz  |
| High and low                                           | T <sub>EXH</sub> , T <sub>EXL</sub>      | 2.0V≤Vcap≤5.5V                                    |                | 24                     | -    | -    | ns   |
| level width of external system clock input             | T <sub>EXHS</sub> ,<br>T <sub>EXLS</sub> | 2.0V≤Vcap≤5.5V                                    |                | 13.7                   | -    | -    | us   |
| TI00 ~ TI03,<br>input high-<br>and low-level<br>widths | T <sub>TIH</sub> , T <sub>TIL</sub>      | 2.0V≤Vcap≤5.5V                                    |                | 1/F <sub>MCK</sub> +10 | -    | -    | ns   |
| Input period                                           | T <sub>C</sub>                           | TAIO                                              | 2.4V≤Vcap≤5.5V | 100                    | -    | -    | ns   |
| of TimerA                                              | 10                                       | IAIO                                              | 2.0V≤Vcap<2.4V | 300                    | -    | 1    | ns   |
| High- and                                              | _                                        |                                                   | 2.4V≤Vcap≤5.5V | 40                     | -    | 1    | ns   |
| low-level<br>widths of<br>TimerA input                 | Ttaih,<br>Ttail                          | TAIO                                              | 2.0V≤Vcap<2.4V | 120                    | -    | -    | ns   |

#### Remark:

- 1. FMCK: Operation clock frequency of the Timer4 unit.
- 2. Low temperature specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 50 / 75 Rev.0.5.5



#### (T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                                                                           | Symbol                                   | С              | ondition                                                       | Min.                     | Тур. | Max. | Unit |
|--------------------------------------------------------------------------------|------------------------------------------|----------------|----------------------------------------------------------------|--------------------------|------|------|------|
| Timer M input high- and low-level widths                                       | T <sub>TMIH</sub> ,<br>T <sub>TMIL</sub> |                | TMIOA0, TMIOA1, TMIOB0, TMIOB1, TMIOC0, TMIOC1, TMIOD0, TMIOD1 |                          | -    | -    | ns   |
| Timer M Forced cutoff                                                          |                                          | P136/INTP0     | 2MHz <f<sub>CLK≤48MHz</f<sub>                                  | 1                        | -    | -    | us   |
| signal input low level width                                                   | T <sub>TMSIL</sub>                       |                | F <sub>CLK</sub> ≤2MHz                                         | 1/F <sub>CLK</sub><br>+1 | -    | -    | us   |
| High- and low-level width of TimerB input                                      | T <sub>TBIH</sub> , T <sub>TBIL</sub>    | TBIOA, TBIOB   | 2.5/F <sub>CLK</sub>                                           | -                        | -    | ns   |      |
| TO00 ~ TO03, TAIO0,<br>TAO0, TMIOA0,<br>TMIOA1, TMIOB0,                        |                                          | 4.0V≤Vcap≤5.5V |                                                                | -                        | -    | 16   | MHz  |
|                                                                                | F <sub>TO</sub>                          | 2.4V≤Vcap<4.0V |                                                                | -                        | -    | 8    | MHz  |
| TMIOB1, TMIOC0,<br>TMIOC1, TMIOD0,<br>TMIOD1, TBIOA,<br>TBIOB output frequency |                                          | 2.0V≤Vcap<2.4V |                                                                | -                        | -    | 4    | MHz  |
|                                                                                |                                          | 4.0V≤Vcap≤5.5V | 1                                                              | -                        | -    | 16   | MHz  |
| CLKBUZ0, CLKBUZ1 output frequency                                              | F <sub>PCL</sub>                         | 2.4V≤Vcap<4.0  | V                                                              | -                        | -    | 8    | MHz  |
| output frequency                                                               |                                          | 2.0V≤Vcap<2.4  | V                                                              | -                        | -    | 4    | MHz  |
| High- and low-level width of interrupt input                                   | T <sub>INTH</sub> ,<br>T <sub>INTL</sub> | INTP0~INTP11   | 2.0V≤Vcap≤5.5V                                                 | 1                        | -    | -    | us   |
| RESETB low-level width                                                         | T <sub>RSL</sub>                         |                | -                                                              | 10                       | -    | -    | us   |

Remark: Low temperature specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 51 / 75 Rev.0.5.5



## 7.7 Peripheral function characteristics

## 7.7.1 Universal interface unit

#### (1) UART mode

(T<sub>A</sub>= -40~85°C, 2.0V≤Vcap≤5.5V, VSS=GND=0V)

| lt a van      | 0                 | o malisi o m                                                | Specificat | ion value           | l lmit |
|---------------|-------------------|-------------------------------------------------------------|------------|---------------------|--------|
| Item          | C                 | Condition                                                   |            | Max.                | Unit   |
|               |                   | -                                                           | -          | F <sub>MCK</sub> /6 | bps    |
| Transfer rate | 2.0V ≤Vcap ≤ 5.5V | Theoretical value of the maximum transfer rate  FMCK = FCLK | -          | 8                   | Mbps   |

#### (T<sub>A</sub>=+85~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Itom          | C                 | ondition                                                    | Specificat | Unit                 |       |
|---------------|-------------------|-------------------------------------------------------------|------------|----------------------|-------|
| Item C        |                   | ondition                                                    | Min.       | Max.                 | Offic |
|               |                   | -                                                           |            | F <sub>MCK</sub> /12 | bps   |
| Transfer rate | 2.0V ≤Vcap ≤ 5.5V | Theoretical value of the maximum transfer rate  FMCK = FCLK | -          | 4                    | Mbps  |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 52 / 75 Rev.0.5.5



#### (2) 3-wire SPI mode (master mode, internal clock output)

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Itom                           | Cumbal            | Condition                                 |                   | -40~                        | -40~85°C |                             | 85~125°C |      |
|--------------------------------|-------------------|-------------------------------------------|-------------------|-----------------------------|----------|-----------------------------|----------|------|
| Item                           | Symbol            | ,                                         | Condition         | Min.                        | Max.     | Min.                        | Max.     | Unit |
|                                |                   |                                           | 4.0V ≤Vcap ≤ 5.5V | 41.67                       | -        | 83.33                       | -        | ns   |
| SCLKp cycle                    | т                 | Тксү1≥2/Еськ                              | 2.7V ≤Vcap ≤ 5.5V | 83.33                       | -        | 166.67                      | -        | ns   |
| time                           | T <sub>KCY1</sub> | IKCY1≥Z/FCLK                              | 2.4V ≤Vcap ≤ 5.5V | 125                         | -        | 250                         | -        | ns   |
|                                |                   |                                           | 2.0V ≤Vcap ≤ 5.5V | 250                         | -        | 500                         | -        | ns   |
|                                |                   | 4.0V ≤Vcap ≤ 5                            | 5.5V              | T <sub>KCY1</sub> /<br>2-7  | -        | T <sub>KCY1</sub> /2-       | -        | ns   |
| SCLKp high/low                 | Ткн1,<br>ТкL1     | 2.7V ≤Vcap ≤ 5.5V                         |                   | T <sub>KCY1</sub> /<br>2-10 | -        | T <sub>KCY1</sub> /2-<br>20 | -        | ns   |
| level width                    |                   | 2.4V ≤Vcap ≤ 5                            | 2.4V ≤Vcap ≤ 5.5V |                             | -        | T <sub>KCY1</sub> /2-<br>36 | -        | ns   |
|                                |                   | 2.0V ≤Vcap ≤ 5.5V                         |                   | T <sub>KCY1</sub> /<br>2-38 | -        | T <sub>KCY1</sub> /2-<br>76 | -        | ns   |
|                                |                   | 4.0V ≤Vcap ≤ 5.5V                         |                   | 23                          | -        | 46                          | -        | ns   |
| SDIp set-up time               | T <sub>SIK1</sub> | 2.7V ≤Vcap ≤ 5                            | 5.5V              | 33                          | 1        | 66                          | -        | ns   |
| (for SCLKp↑)                   | I SIK1            | 2.4V ≤Vcap ≤ 5                            | 5.5V              | 44                          | 1        | 88                          | -        | ns   |
|                                |                   | 2.0V ≤Vcap ≤ 5                            | 5.5V              | 75                          | 1        | 113                         | -        | ns   |
| SDIp hold time<br>(for SCLKp↑) | T <sub>KSI1</sub> | 2.0V ≤Vcap ≤ 5.5V                         |                   | 10                          | 1        | 20                          | -        | ns   |
| Delay time from<br>SCLKp↓→SDOp | T <sub>KSO1</sub> | 2.0V ≤Vcap ≤ 5<br>C=20pF <sup>Note1</sup> | 5.5V              | -                           | 10       | -                           | 20       | ns   |

Note 1: C is the load capacitance of the SCLKp, SDOp output lines.

Notice: Through the Port Input Mode Register and Port Output Mode Register, the SDIp pin is selected as the normal input buffer and the SDOp pin and SCLKp pin are selected as the normal output mode.

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 53 / 75 Rev.0.5.5



#### (3) 3-wire SPI mode (slave mode, external clock input)

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| 16                                      | 0                                                   | Condition                               |                            | -40~8                          | 5°C                         | 85~12                         | :5°C                        | Unit |
|-----------------------------------------|-----------------------------------------------------|-----------------------------------------|----------------------------|--------------------------------|-----------------------------|-------------------------------|-----------------------------|------|
| Item                                    | Symbol                                              | Con                                     | Condition                  |                                | Max.                        | Min.                          | Max.                        | Unit |
|                                         |                                                     | 4.0V ≤Vcap                              | 20MHz<<br>F <sub>MCK</sub> | 8/Fмск                         | -                           | 16/Fмск                       | -                           | ns   |
|                                         | ≤ 5.5V                                              | F <sub>MCK</sub><br>≤20MHz              | 6/Ғмск                     | -                              | 12/Fмск                     | -                             | ns                          |      |
| SCLKp<br>cycle                          | T <sub>KCY2</sub>                                   | 2.7V ≤Vcap                              | 16MHz < F <sub>MCK</sub>   | 8/Fмск                         | -                           | 16/Fмск                       | -                           | ns   |
| time                                    | T KCY2                                              | ≤ 5.5V                                  | F <sub>MCK</sub><br>≤16MHz | 6/Ғмск                         | -                           | 12/Fмск                       | -                           | ns   |
|                                         |                                                     | 2.4V ≤Vcap ≤                            | 5.5V                       | 6/F <sub>MCK</sub> and ≥500    | -                           | 12/F <sub>MCK</sub> and ≥1000 | -                           | ns   |
|                                         |                                                     | 2.0V ≤Vcap ≤ 5.5V                       |                            | 6/F <sub>MCK</sub> and<br>≥750 | -                           | 12/F <sub>MCK</sub> and ≥1500 | -                           | ns   |
| SCLKp                                   |                                                     | 4.0V ≤Vcap ≤ 5.5V                       |                            | T <sub>KCY1</sub> /2-7         | -                           | T <sub>KCY1</sub> /2-14       | -                           | ns   |
| high/low<br>level                       | high/low T <sub>KH2</sub><br>level T <sub>KL2</sub> | 2.7V ≤Vcap ≤                            | 5.5V                       | T <sub>KCY1</sub> /2-8         | -                           | T <sub>KCY1</sub> /2-16       | -                           | ns   |
| width                                   | TILLE                                               | 2.0V ≤Vcap ≤                            | 5.5V                       | T <sub>KCY1</sub> /2-18        | -                           | T <sub>KCY1</sub> /2-36       | -                           | ns   |
| SDIp                                    |                                                     | 2.7V ≤Vcap ≤ 5.5V                       |                            | 1/F <sub>MCK</sub> +20         | -                           | 1/F <sub>MCK</sub> +40        | -                           | ns   |
| set-up<br>time<br>(for<br>SCLKp↑)       | T <sub>SIK2</sub>                                   | 2.0V ≤Vcap ≤ 5.5V                       |                            | 1/Fмск+30                      | -                           | 1/F <sub>MCK</sub> +60        | -                           | ns   |
| SDIp<br>hold<br>time<br>(for<br>SCLKp↑) | T <sub>KSI2</sub>                                   | 2.0V ≤Vcap ≤                            | 5.5V                       | 1/F <sub>MCK</sub> +31         | -                           | 1/F <sub>MCK</sub> +62        | -                           | ns   |
| Delay                                   |                                                     | 2.7V ≤Vcap ≤ C=30pF <sup>Note1</sup>    |                            | -                              | 2/F <sub>MCK</sub> +4<br>4  | -                             | 2/F <sub>MCK</sub> +6<br>6  | ns   |
|                                         | T <sub>KSO2</sub>                                   | 2.4V ≤Vcap ≤ C=30pF <sup>Note1</sup>    |                            | -                              | 2/F <sub>MCK</sub> +7<br>5  | -                             | 2/F <sub>MCK</sub> +1<br>13 | ns   |
| SCLKp↓<br>→SDOp                         |                                                     | 2.0V ≤Vcap ≤<br>C=30pF <sup>Note1</sup> | 5.5V                       | -                              | 2/F <sub>MCK</sub> +1<br>00 | -                             | 2/F <sub>MCK</sub> +1<br>50 | ns   |

Note 1: C is the load capacitance of the SCLKp, SDOp output lines.

Notice: Through the Port Input Mode Register and Port Output Mode Register, the SDIp and SCLKp pins are selected as the normal input buffers and the SDOp pin is selected as the normal output mode.

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 54 / 75 Rev.0.5.5



### (4) 4-wire SPI mode (slave mode, external clock input)

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, VSS=GND=0V)

| Item Symbol              |         | Condition         |                         | -40~85°C                |                         | 85~12                   | Unit |      |
|--------------------------|---------|-------------------|-------------------------|-------------------------|-------------------------|-------------------------|------|------|
| nem                      | Symbol  |                   | Condition               | Min.                    | Max.                    | Min.                    | Max. | Unit |
|                          | 00      | DAPmn=0           | 2.7V ≤Vcap ≤ 5.5V       | 120                     | -                       | 240                     | -    | ns   |
| SSI00                    |         |                   | 2.0V ≤Vcap ≤ 5.5V       | 200                     | -                       | 400                     | -    | ns   |
| set-up T <sub>SSIK</sub> | DAPmn=1 | 2.7V ≤Vcap ≤ 5.5V | 1/F <sub>MCK</sub> +120 | -                       | 1/F <sub>MCK</sub> +240 | -                       | ns   |      |
|                          |         | DAFIIII=1         | 2.0V ≤Vcap ≤ 5.5V       | 1/F <sub>MCK</sub> +200 | -                       | 1/F <sub>MCK</sub> +400 | -    | ns   |
|                          |         | DAPmn=0           | 2.7V ≤Vcap ≤ 5.5V       | 1/F <sub>MCK</sub> +120 | -                       | 1/F <sub>MCK</sub> +240 | -    | ns   |
| SSI00                    | SSI00 _ | DAPIIII=0         | 2.0V ≤Vcap ≤ 5.5V       | 1/F <sub>MCK</sub> +200 | -                       | 1/F <sub>MCK</sub> +400 | -    | ns   |
| hold time                | TKSSI   | DAPmn=1           | 2.7V ≤Vcap ≤ 5.5V       | 120                     | -                       | 240                     | -    | ns   |
|                          |         |                   | 2.0V ≤Vcap ≤ 5.5V       | 200                     | -                       | 400                     | 1    | ns   |

Notice: Select the SDIp and SCLKp pins as the normal input buffers and the SDOp pin as the normal output mode via the Port Input Mode Register and Port Output Mode Register.

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 55 / 75 Rev.0.5.5



#### (5) Simplified IIC mode

 $(T_A = -40 \sim 125^{\circ}C, 2.0V \leq Vcap \leq 5.5V, VSS = GND = 0V)$ 

| ltom                               | Cumbal               | Condition                                                                                  | -40~85°                                 | С                    | 85~125°C                                 | ;                   | Unit    |
|------------------------------------|----------------------|--------------------------------------------------------------------------------------------|-----------------------------------------|----------------------|------------------------------------------|---------------------|---------|
| Item                               | Symbol               | Condition                                                                                  | Min.                                    | Max.                 | Min.                                     | Max.                | Unit    |
| 001                                |                      | 2.7V $\leq$ Vcap $\leq$ 5.5V<br>C <sub>b</sub> = 50 pF, R <sub>b</sub> = 2.7<br>KΩ         | -                                       | 1000 <sup>Note</sup> | -                                        | 400 <sup>Note</sup> | KH<br>z |
| SCLr clock<br>frequency            | FscL                 | 2.0V ≤Vcap ≤ 5.5V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3KΩ                         | -                                       | 400 <sup>Note1</sup> | -                                        | 100 <sup>Note</sup> | KH<br>z |
|                                    |                      | 2.0V ≤Vcap ≤ 2.7V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 KΩ                        | -                                       | 300 <sup>Note1</sup> | -                                        | 75 <sup>Note1</sup> | KH<br>z |
| Hold time                          |                      | $2.7V \le V \text{cap} \le 5.5V$<br>$C_b = 50 \text{ pF}, R_b = 2.7$<br>$K\Omega$          | 475                                     | -                    | 1200                                     | -                   | ns      |
| when SCLr is low                   | T <sub>LOW</sub>     | 2.0V ≤Vcap ≤ 5.5V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 KΩ                        | 1150                                    | -                    | 4600                                     | -                   | ns      |
|                                    |                      | 2.0V ≤Vcap ≤ 2.7V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 KΩ                        | 1550                                    | -                    | 6500                                     | -                   | ns      |
| Hold time                          |                      | 2.7V ≤Vcap ≤ 5.5V<br>$C_b = 50 \text{ pF}, R_b = 2.7K\Omega$                               | 475                                     | -                    | 1200                                     | -                   | ns      |
| when SCLr is                       | T <sub>HIGH</sub>    | 2.0V ≤Vcap ≤ 5.5V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 KΩ                        | 1150                                    | -                    | 4600                                     | -                   | ns      |
| high                               |                      | 2.0V ≤Vcap ≤ 2.7V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 KΩ                        | 1550                                    | -                    | 6500                                     | -                   | ns      |
| Data setup                         |                      | 2.7V $\leq$ Vcap $\leq$ 5.5V<br>C <sub>b</sub> = 50 pF, R <sub>b</sub> = 2.7<br>K $\Omega$ | 1/F <sub>MCK</sub> +85 <sup>Note2</sup> | -                    | 1/F <sub>MCK</sub> +220 <sup>Note2</sup> | -                   | ns      |
| time<br>(reception)                | T <sub>SU: DAT</sub> | 2.0V ≤Vcap ≤ 5.5V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3 KΩ                        | 1/F <sub>MCK</sub> +145 <sup>Note</sup> | -                    | 1/F <sub>MCK</sub> +580 <sup>Note2</sup> | -                   | ns      |
|                                    |                      | 2.0V ≤Vcap ≤ 2.7V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5 KΩ                        | 1/F <sub>MCK</sub> +230 <sup>Note</sup> | -                    | 1/F <sub>MCK</sub> +1200 <sup>Note</sup> | -                   | ns      |
| Data hold<br>time<br>(transmission |                      | 2.7V ≤Vcap ≤ 5.5V<br>$C_b = 50 \text{ pF}, R_b = 2.7K\Omega$                               | -                                       | 305                  | -                                        | 770                 | ns      |
|                                    | T <sub>HD: DAT</sub> | 2.0V ≤Vcap ≤ 5.5V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 3KΩ                         | -                                       | 355                  | -                                        | 1420                | ns      |
| )                                  |                      | 2.0V ≤Vcap ≤ 2.7V<br>C <sub>b</sub> = 100 pF, R <sub>b</sub> = 5KΩ                         | -                                       | 405                  | -                                        | 2070                | ns      |

Note 1: The value must also be equal to or less than  $F_{MCK}/4$ .

Note 2: Set the  $F_{MCK}$  value to keep the hold time of SCLr = "L" and SCLr = "H".

Remark: This specification is guaranteed by the design, and is not tested in mass production.



#### 7.7.2 Serial interface IICA

#### 1) I<sup>2</sup>C standard mode

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                                              | Cymphol              | Condition                             | Specifica | tion value | Unit  |  |
|---------------------------------------------------|----------------------|---------------------------------------|-----------|------------|-------|--|
| item                                              | Symbol               | Condition                             | Min.      | Max.       | Offic |  |
| SCLA0 clock frequency                             | F <sub>SCL</sub>     | Standard mode: F <sub>CLK</sub> ≥1MHz | -         | 100        | KHz   |  |
| Set-up time of the start condition                | T <sub>SU: STA</sub> | -                                     | 4.7       | -          | us    |  |
| Hold time of the start condition <sup>Note1</sup> | T <sub>HD: STA</sub> | -                                     | 4.0       | -          | us    |  |
| Hold time when SCLA0 is low                       | T <sub>LOW</sub>     | -                                     | 4.7       | -          | us    |  |
| Hold time when SCLA0 is high                      | T <sub>HIGH</sub>    | -                                     | 4.0       | -          | us    |  |
| Data set-up time (reception)                      | T <sub>SU: DAT</sub> | -                                     | 250       | -          | ns    |  |
| Data hold time<br>(transmission) Note2            | T <sub>HD: DAT</sub> | -                                     | 0         | 3.45       | us    |  |
| Set-up time of the stop condition                 | T <sub>SU: STO</sub> | -                                     | 4.0       | -          | us    |  |
| Bus idle time                                     | T <sub>BUF</sub>     | -                                     | 4.7       | -          | us    |  |

Note 1: Generate the first clock pulse after a start condition or a restart condition is generated.

Note 2: The maximum value of  $T_{HD: DAT}$  needs to be guaranteed during normal transfer and needs to be waited during acknowledger (ACK).

Notice: The maximum value of  $C_b$  (communication line capacitance) for each mode and the value of  $R_b$  (pull-up resistor value of the communication line) at this time are as follows:

Standard mode:  $C_b=400pF$ ,  $R_b=2.7K\Omega$ 

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 57 / 75 Rev.0.5.5



#### 2) I2C fast mode

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                                   | Symbol               | Condition                           | Specifica | tion value | Unit  |  |
|----------------------------------------|----------------------|-------------------------------------|-----------|------------|-------|--|
| item                                   | Symbol               | Condition                           | Min.      | Max.       | Offic |  |
| SCLA0 clock frequency                  | F <sub>SCL</sub>     | Fast mode: F <sub>CLK</sub> ≥3.5MHz |           | 400        | KHz   |  |
| Set-up time of the start condition     | T <sub>SU: STA</sub> | -                                   | 0.6       | -          | us    |  |
| Hold time of the start condition Note1 | T <sub>HD: STA</sub> | -                                   | 0.6       | -          | us    |  |
| Hold time when SCLA0 is low            | T <sub>LOW</sub>     | -                                   | 1.3       | -          | us    |  |
| Hold time when SCLA0 is high           | T <sub>HIGH</sub>    | -                                   | 0.6       | -          | us    |  |
| Data set-up time (reception)           | T <sub>SU: DAT</sub> | -                                   | 100       | -          | ns    |  |
| Data hold time<br>(transmission) Note2 | T <sub>HD: DAT</sub> | -                                   | 0         | 0.9        | us    |  |
| Set-up time of the stop condition      | T <sub>SU: STO</sub> | -                                   | 0.6       | -          | us    |  |
| Bus idle time                          | T <sub>BUF</sub>     | -                                   | 1.3       | -          | us    |  |

Note 1: Generate the first clock pulse after a start condition or a restart condition is generated.

Note 2: The maximum (MAX.) value of T<sub>HD: DAT</sub> needs to be guaranteed during normal transfer and needs to be waited during acknowledger (ACK).

Notice: The maximum value of  $C_b$  (communication line capacitance) for each mode and the value of  $R_b$  (pull-up resistor value of the communication line) at this time are as follows:

Fast mode: C<sub>b</sub>=320pF, R<sub>b</sub>=1.1KΩ

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 58 / 75 Rev.0.5.5



#### 3) I2C enhanced fast mode

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                                   | Symbol               | Condition                                      | Specifica | ation value | Unit  |
|----------------------------------------|----------------------|------------------------------------------------|-----------|-------------|-------|
| item                                   | Symbol               | Condition                                      | Min.      | Max.        | Offic |
| SCLA0 clock frequency                  | FscL                 | Enhanced fast mode:<br>F <sub>CLK</sub> ≥10MHz | 1         | 1000        | KHz   |
| Set-up time of the start condition     | T <sub>SU: STA</sub> | -                                              | 0.26      | -           | us    |
| Hold time of the start condition Note1 | T <sub>HD:</sub> STA | -                                              | 0.26      | -           | us    |
| Hold time when SCLA0 is low            | T <sub>LOW</sub>     | -                                              | 0.5       | -           | us    |
| Hold time when SCLA0 is high           | THIGH                | -                                              | 0.26      | -           | us    |
| Data set-up time (reception)           | T <sub>SU: DAT</sub> | -                                              | 50        | -           | ns    |
| Data hold time<br>(transmission) Note2 | T <sub>HD: DAT</sub> | -                                              | 0         | 0.45        | us    |
| Set-up time of the stop condition      | T <sub>SU:</sub> STO | -                                              | 0.26      | -           | us    |
| Bus idle time                          | T <sub>BUF</sub>     | -                                              | 0.5       | -           | us    |

Note 1: Generate the first clock pulse after a start condition or restart condition is generated.

Note 2: The maximum value of T<sub>HD: DAT</sub> needs to be guaranteed during normal transfer and needs to be waited during acknowledger (ACK).

Notice: The maximum value of  $C_b$  (communication line capacitance) for each mode and the value of  $R_b$  (pull-up resistor value of the communication line) at this time are as follows:

Enhanced fast mode: C<sub>b</sub>=120pF, R<sub>b</sub>=1.1KΩ

Remark: This specification is guaranteed by the design, and is not tested in mass production.



## 7.8 Analog characteristics

#### 7.8.1 A/D converter characteristics

#### Classification of A/D converter characteristics

|                                               | Reference voltage | Reference voltage (+)=AV <sub>REFP</sub> | Reference voltage (+)=Vcap |  |  |  |  |  |
|-----------------------------------------------|-------------------|------------------------------------------|----------------------------|--|--|--|--|--|
| Input channel                                 |                   | Reference voltage (-)=AVREFM             | Reference voltage (-)=Vss  |  |  |  |  |  |
| ANI0~ANI3, ANI8~AN                            | I12, ANI14        |                                          |                            |  |  |  |  |  |
| Internal reference volt sensor output voltage | •                 | Refer to 7.8.1 (1)                       | Refer to 7.8.1 (2)         |  |  |  |  |  |

(1) When selecting reference voltage(+)=AV<sub>REFP</sub>/ANI0, reference voltage(-)=AV<sub>REFM</sub>/ANI1 (T<sub>A</sub>= -40~125°C, 2.0V≤AV<sub>REFP</sub>≤Vcap=Vcap≤5.5V, V<sub>SS</sub>=0V, reference voltage(+)=AV<sub>REFP</sub>, reference voltage(-)= AV<sub>REFM</sub> =0V)

| Item                                          | Symbol            | Conditi                                                                                                                 | ion                                              | Min. | Тур.                    | Max.              | Unit               |
|-----------------------------------------------|-------------------|-------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|------|-------------------------|-------------------|--------------------|
| Resolution                                    | RES               | -                                                                                                                       |                                                  | -    | 12                      | -                 | bit                |
| Overall error <sup>Note1</sup>                | ET                | 12-bit resolution                                                                                                       | 2.0V ≤ AV <sub>REFP</sub> ≤ 5.5V                 | -    | 3                       | -                 | LSB                |
| Zero-scale error <sup>Note1</sup>             | Ezs               | 12-bit resolution                                                                                                       | 2-bit resolution 2.0V ≤AV <sub>REFP</sub> ≤ 5.5V |      | 0                       | -                 | LSB                |
| Full-scale error <sup>Note1</sup>             | E <sub>FS</sub>   | 12-bit resolution                                                                                                       | 2-bit resolution 2.0V ≤AV <sub>REFP</sub> ≤ 5.5V |      | 0                       | -                 | LSB                |
| Integral linearity<br>error <sup>Note1</sup>  | EL                | 12-bit resolution                                                                                                       | 2.0V ≤AV <sub>REFP</sub> ≤ 5.5V                  | -1   | -                       | 1                 | LSB                |
| Differential linearity error <sup>Note1</sup> | ED                | 12-bit resolution                                                                                                       | 2.0V ≤AV <sub>REFP</sub> ≤ 5.5V                  | -1.5 | -                       | 1.5               | LSB                |
| Conversion time <sup>Note3</sup>              |                   | 12-bit resolution<br>Conversion target:<br>ANI0~ANI3,<br>ANI8~ANI12, ANI14                                              | 2.0V ≤Vcap≤ 5.5V                                 | 45   | -                       | -                 | 1/F <sub>ADC</sub> |
|                                               | T <sub>CONV</sub> | 12-bit resolution Conversion target: internal reference voltage, temperature sensor output voltage, PGA output voltage. | 2.0V ≤Vcap≤ 5.5V                                 | 72   | -                       | -                 | 1/F <sub>ADC</sub> |
| External input resistance                     | R <sub>AIN</sub>  | Rain < (Ts / (Fado x Cado x                                                                                             | In (2 <sup>12+2</sup> ))- R <sub>ADC</sub> )     | -    | 10 <sup>Note4</sup>     | -                 | ΚΩ                 |
| Sampling switch resistance                    | RADC              | -                                                                                                                       |                                                  | -    | -                       | 1.5               | ΚΩ                 |
| Sample-and-hold capacitance                   | C <sub>ADC</sub>  | -                                                                                                                       |                                                  | -    | 2                       | -                 | pF                 |
| ·                                             |                   | ANI0~ANI3, ANI8~ANI12, A                                                                                                | ANI14                                            | 0    | -                       | AV <sub>REF</sub> | V                  |
| Analog input voltage                          | VAIN              | Internal reference voltage (                                                                                            | 2.0V≤Vcap≤5.5V)                                  |      | V <sub>BGR</sub> Note2  |                   | V                  |
| 3 1                                           |                   | Temperature sensor output (2.0V≤Vcap≤5.5V)                                                                              | voltage                                          | \    | √TMPS25 <sup>Note</sup> | 2                 | V                  |

- Note 1: Excludes quantization error (±1/2 LSB).
- Note 2: Refer to "7.8.2 Characteristics of temperature sensor/internal reference voltage".
- Note 3: FADC is the operation frequency of the AD, and the maximum operation frequency is 48MHz.
- Note 4: This specification is guaranteed by the design, and is not tested in mass production. Its typical value is the default sampling period, Ts=13.5, and the conversion speed is calculated under the condition of F<sub>ADC</sub>=48MHz.

www.mcu.com.cn 60 / 75 Rev.0.5.5



(2) When selecting reference voltage(+)=Vcap, reference voltage (-)=Vss (TA= -40~125°C, 2.0V≤Vcap≤5.5V, Vss=GND=0V, reference voltage (+)=Vcap, reference voltage (-)=Vss)

| Item                                               | Symbol           | Condition                                                                                                                              | n                                           | Min.                   | Тур.                     | Max. | Unit               |
|----------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------------------|--------------------------|------|--------------------|
| Resolution                                         | RES              | -                                                                                                                                      |                                             | -                      | 12                       | -    | bit                |
| Overall error <sup>Note1</sup>                     | ET               | 12-bit resolution                                                                                                                      | 2.0V ≤AV <sub>REFP</sub> ≤5.5V              | -                      | 6                        | -    | LSB                |
| Zero-scale<br>error <sup>Note1</sup>               | E <sub>zs</sub>  | 12-bit resolution                                                                                                                      | 2.0V ≤AV <sub>REFP</sub> ≤5.5V              | -                      | 0                        | -    | LSB                |
| Full-scale<br>error <sup>Note1</sup>               | E <sub>FS</sub>  | 12-bit resolution                                                                                                                      | 2.0V ≤AV <sub>REFP</sub> ≤5.5V              | -                      | 0                        | -    | LSB                |
| Integral linearity error <sup>Note1</sup>          | EL               | 12-bit resolution                                                                                                                      | 2.0V ≤AV <sub>REFP</sub> ≤5.5V              | -2                     | -                        | 2    | LSB                |
| Differential linearity error <sup>Note1</sup>      | ED               | 12-bit resolution                                                                                                                      | 2.0V ≤AV <sub>REFP</sub> ≤5.5V              | -3                     | -                        | 3    | LSB                |
| Conversion time <sup>Note3</sup> T <sub>CONV</sub> |                  | 12-bit resolution<br>Conversion target: ANI0~<br>ANI3, ANI8~ANI12,<br>ANI14                                                            | 2.0V≤Vcap≤5.5V                              | 45                     | -                        | -    | 1/F <sub>ADC</sub> |
|                                                    | TCONV            | 12-bit resolution<br>Conversion target: Internal<br>reference voltage,<br>temperature sensor output<br>voltage, PGA output<br>voltage. | 2.0V≤Vcap≤5.5V                              | 72                     | -                        | -    | 1/F <sub>ADC</sub> |
| External input resistance                          | Rain             | Rain < (Ts / (Fado x Cado x Ir                                                                                                         | 1 (2 <sup>12+2</sup> ))- R <sub>ADC</sub> ) | 1                      | 10 <sup>Note4</sup>      | -    | ΚΩ                 |
| Sampling switch resistance                         | RADC             | -                                                                                                                                      |                                             | -                      | -                        | 1.5  | ΚΩ                 |
| Sample-and-hold capacitance                        | C <sub>ADC</sub> | -                                                                                                                                      | -                                           |                        | 2                        | -    | pF                 |
|                                                    |                  | ANI0~ANI3, ANI8~ANI12, A                                                                                                               | NI14                                        | 0                      | -                        | Vcap | V                  |
| Analog input                                       | V <sub>AIN</sub> | Internal reference voltage (2                                                                                                          | 2.0V≤Vcap≤5.5V)                             | V <sub>BGR</sub> Note2 |                          |      | V                  |
| voltage                                            |                  | Temperature sensor output voltage (2.0V≤Vcap≤5.5V)                                                                                     |                                             | ,                      | VTMPS25 <sup>Note2</sup> | 2    | V                  |

- Note 1: Excludes quantization error (±1/2 LSB).
- Note 2: Refer to "7.8.2 Characteristics of temperature sensor/internal reference voltage".
- Note 3: FADC is the operation frequency of the AD, and the maximum operation frequency is 48MHz.
- Note 4: This specification is guaranteed by the design, and is not tested in mass production. Its typical value is the default sampling period,  $T_s=13.5$ , and the conversion speed is calculated under the condition of  $F_{ADC}=48MHz$ .

www.mcu.com.cn 61 / 75 Rev.0.5.5



# 7.8.2 Characteristics of temperature sensor/internal reference voltage

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Item                              | Symbol              | Condition                         | Min. | Тур. | Max. | Unit  |
|-----------------------------------|---------------------|-----------------------------------|------|------|------|-------|
| Temperature sensor output voltage | V <sub>TMPS25</sub> | T <sub>A</sub> =25°C              | -    | 1.09 | -    | V     |
|                                   |                     | T <sub>A</sub> = -40~10°C         | 1.30 | 1.45 | 1.60 | V     |
|                                   |                     | T <sub>A</sub> =10~70°C           | 1.38 | 1.45 | 1.52 | V     |
|                                   | \/                  | T <sub>A</sub> =70~125°C 1.35 1.4 | 1.45 | 1.55 | V    |       |
| Internal reference voltage        | V <sub>BGR</sub>    | T <sub>A</sub> = -40~10°C         | 2.15 | 2.40 | 2.65 | V     |
|                                   |                     | T <sub>A</sub> =10~70°C           | 2.28 | 2.40 | 2.52 | V     |
|                                   |                     | T <sub>A</sub> =70~125°C          | 2.23 | 2.40 | 2.57 | V     |
| Temperature coefficient           | F <sub>VTMPS</sub>  | -                                 | -    | -3.2 | -    | mV/°C |
| Operation stabilization wait time | T <sub>AMP</sub>    | -                                 | 5    | -    | -    | us    |

Remark: This specification is guaranteed by the design, and is not tested in mass production

#### 7.8.3 D/A converter

(Unless otherwise specified ,  $T_A=25^{\circ}C$  ,  $V_{DD}=5V$  ,  $V_{SS}=0V$ )

| Item                         | Symbol            | Co                    | ndition                                         | Min. | Тур. | Max.                 | Unit |
|------------------------------|-------------------|-----------------------|-------------------------------------------------|------|------|----------------------|------|
| operating current            | $I_{VDD}$         | Input code =80        | 00, T <sub>A</sub> = -40~125°C                  | 0.4  | 1    | 1.5                  | mA   |
| Turn-off current             | I <sub>SD</sub>   | T <sub>A</sub> = -4   | 10~125°C                                        | -    | 0.01 | 5                    | uA   |
| Resolution                   | RES               | -                     | -                                               | 1    | -    | 12                   | bit  |
| Overall error                | ET                | Buffer off            | -                                               | 1    | ±6   | -                    | LSB  |
| Overall error                | ЕІ                | Buffer on             |                                                 |      | ±8   | -                    | LOD  |
| Differential nonlinear error | DNL               |                       |                                                 |      | ±4   | -                    | LSB  |
| Offset voltage               | Vosbuf            | Buffer offset voltage |                                                 |      | ±5   | -                    | mV   |
|                              |                   | Buffer off            |                                                 | 1    |      | V <sub>REF</sub> -1  | LSB  |
| Output range                 | Vout              | Buffer on             | Refer to V <sub>DD</sub>                        | 0.3  |      | V <sub>DD</sub> -0.3 | V    |
|                              |                   | bullet on             | Refer to V <sub>REF</sub> , V <sub>DD</sub> ≥3V | 0.3  |      | V <sub>REF</sub>     | V    |
| Output load                  | R <sub>LAOD</sub> |                       |                                                 | 5    |      |                      | kΩ   |
| Conversion speed             | Update rate       | I to i+1LSB,          | CLOAD=50pF                                      | ·    |      | 200K                 | Hz   |
| Start-up time                | T <sub>ST</sub>   |                       |                                                 | -    | -    | 10                   | us   |
| Output impedance             | Rout              | Bu                    | ffer off                                        | 1    | 12.5 | 15                   | ΚΩ   |

Remark: This specification is guaranteed by the design, and is not tested in mass production

www.mcu.com.cn 62 / 75 Rev.0.5.5



## 7.8.4 Comparator

(Unless otherwise specified ,  $T_A=25^{\circ}C$  ,  $V_{DD}=5V$  ,  $V_{SS}=0V$ )

| ,                      |                   | , , , , , ,                |      |                   |          |      |
|------------------------|-------------------|----------------------------|------|-------------------|----------|------|
| Item                   | Symbol            | Condition                  | Min. | Тур.              | Max.     | Unit |
| operating current      | I <sub>VDD</sub>  | T <sub>A</sub> = -40~125°C | 50   | 120               | 200      | uA   |
| Turn-off current       | I <sub>SD</sub>   | T <sub>A</sub> = -40~125°C | -    | 0.01              | 0.6      | uA   |
| Input offset voltage   | Voffset           | -                          | -    | ±6                |          | mV   |
| Input voltage range    | VIN               | -                          | 0    | -                 | $V_{DD}$ | V    |
| Hysteresis voltage     | V <sub>H</sub> YS |                            |      | ±20<br>±40<br>±60 |          | mV   |
| Response time          | TCR, TCF          | Input Vip=Vin±100mV        | -    | 50                | 100      | ns   |
| Running stability time | T <sub>STB</sub>  | -                          | -    | -                 | 2        | us   |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 63 / 75 Rev.0.5.5



## 7.8.5 Programmable gain amplifier (PGA)

(Unless otherwise specified ,  $T_A=25^{\circ}C$  ,  $V_{DD}=5V$  ,  $V_{SS}=0V$ )

| Item                                   | Symbol             | Co                   | ondition                                            | Min. | Тур. | Max.                 | Unit |  |
|----------------------------------------|--------------------|----------------------|-----------------------------------------------------|------|------|----------------------|------|--|
| operating current                      | I <sub>VDD</sub>   | T <sub>A</sub> = -   | T <sub>A</sub> = -40~125°C                          |      | 0.9  | 1.4                  | mA   |  |
| Turn-off current                       | I <sub>SD</sub>    | T <sub>A</sub> = -   | -40~125°C                                           | -    | 0.01 | 1.2                  | uA   |  |
| Input deviation voltage                | VIOPGA             |                      | G=8                                                 | -    | ±3   | ±10                  | mV   |  |
| Input voltage range                    | V <sub>IPGA</sub>  |                      | -                                                   | 0    | -    | V <sub>DD</sub> -1.3 | V    |  |
| Output voltage range                   | VIOHPGA            |                      | -                                                   | 0.3  | -    | -                    | V    |  |
|                                        | $V_{IOLPGA}$       |                      | -                                                   |      | -    | V <sub>DD</sub> -0.3 | V    |  |
| Gain deviation                         | EG                 | x1~x8                | -                                                   | -    | ±3   | -                    | %    |  |
|                                        | EG                 | x10~x32              | -                                                   | -    | ±5   | -                    | %    |  |
|                                        | SR <sub>RPGA</sub> | Rising               | G=1                                                 | 7    | -    | -                    |      |  |
| Conversion rate <sup>Note2</sup>       | SKRPGA             | Vip-Vin=0V to1 V     | G=4                                                 | 10   | -    | -                    | V/us |  |
| Conversion rate.                       | CD                 | Falling              | G=1                                                 | 7    | -    | -                    |      |  |
|                                        | SR <sub>FPGA</sub> | Vip-Vin=1V to0 V     | G=4                                                 | 10   | -    | -                    |      |  |
| Unit-gain bandwidth                    | BW                 | G=1, load RC=10k     | Ω/1uF                                               | 5    |      |                      | MHz  |  |
| Carrying capacity                      | ILOAD              |                      |                                                     |      |      | 2                    | mA   |  |
| Stable operation time <sup>Note1</sup> | T <sub>PGA</sub>   |                      | -                                                   | -    | -    | 10                   | us   |  |
| Working current                        | I <sub>PGADD</sub> | Refer to 7.5.2 Power | Refer to 7.5.2 Power supply current characteristics |      |      |                      |      |  |

Note 1: The time required from PGA action enable (PGAEN=1) to fulfill each of the PGA's DC and AC pattern requirements.

Note 2: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 64 / 75 Rev.0.5.5



#### 7.8.6 POR circuit characteristics

(T<sub>A</sub>= -40~125°C, V<sub>SS</sub>=0V)

| Item                            | Symbol          | Condition                     | Min. | Тур. | Max. | Unit |
|---------------------------------|-----------------|-------------------------------|------|------|------|------|
| Detect voltage -                | $V_{POR}$       | When the supply voltage rises | -    | 1.50 | 2.0  | V    |
|                                 | $V_{PDR}$       | When the supply voltage drops | 1.37 | 1.45 | -    | V    |
| Minimum<br>pulse width<br>Note1 | T <sub>PW</sub> | -                             | 300  | -    | -    | us   |

Note 1: This is the time required to reset the POR when Vcap falls below V<sub>PDR</sub>. In addition, when the oscillation of the main system clock (F<sub>MAIN</sub>) is stopped by setting bit0 (HIOSTOP) and bit7 (MSTOP) of the clock operation status control register (CSC) in the deep sleep mode, this is the time required for POR reset from the time when Vcap is lower than 0.7V to the time when it rises above V<sub>POR</sub>.



Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 65 / 75 Rev.0.5.5



## 7.8.7 LVD circuit characteristics

#### (1) Reset mode, interrupt mode

(T<sub>A</sub>= -40~125°C, V<sub>PDR</sub> ≤ Vcap ≤ 5.5V, V<sub>SS</sub>=0V)

| Item                | Symbol            | Condition                     | Min. | Тур. | Max.                                       | Unit |
|---------------------|-------------------|-------------------------------|------|------|--------------------------------------------|------|
|                     | \/                | When the supply voltage rises | -    | 4.06 | 4.26                                       | V    |
|                     | $V_{LVD0}$        | When the supply voltage drops | 3.78 | 3.98 |                                            | V    |
|                     | V/                | When the supply voltage rises | -    | 3.75 | -                                          | V    |
|                     | V <sub>LVD1</sub> | When the supply voltage drops | 1    | 3.67 | ı                                          | V    |
| D ( )               | \/                | When the supply voltage rises | -    | 3.02 | -                                          | V    |
| Detection voltage   | $V_{LVD2}$        | When the supply voltage drops | -    | 2.96 | 4.26<br>-<br>-<br>-<br>-<br>-<br>-<br>2.16 | V    |
|                     | \/                | When the supply voltage rises | -    | 2.71 | -                                          | V    |
|                     | V <sub>LVD3</sub> | When the supply voltage drops | -    | 2.65 | -                                          | V    |
|                     | V                 | When the supply voltage rises | -    | 2.09 | 2.16                                       | V    |
|                     | $V_{LVD4}$        | When the supply voltage drops | 1.97 | 2.04 | -                                          | V    |
| Minimum pulse width | T <sub>LW</sub>   | -                             | 300  | 1    | -                                          | us   |
| Detection delay     | -                 | -                             | -    | -    | 300                                        | us   |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

#### (2) Interrupt & reset mode

(T<sub>A</sub>= -40~125°C, V<sub>PDR</sub> ≤Vcap≤5.5V, V<sub>SS</sub>=0V)

| `                 |                      | , 1151                                       | oup < 0.0 v, v 35=0            | ,                              |      | _    |      |      |
|-------------------|----------------------|----------------------------------------------|--------------------------------|--------------------------------|------|------|------|------|
| Item              | Symbol               |                                              | Condition                      | )                              | Min. | Тур. | Max. | Unit |
|                   | $V_{\text{LVDB0}}$   |                                              | Drop the reset volt            | age                            | 1.78 | 1.84 | -    | V    |
|                   | V                    | V <sub>POC2</sub> =0<br>V <sub>POC1</sub> =0 | LVIS1=0                        | Rise the reset release voltage | -    | 2.09 | 2.16 | V    |
|                   | $V_{LVDB2}$          | V <sub>POC0</sub> =1                         | LVIS0=1                        | Drop the interrupt voltage     | 1.97 | 2.04 | -    | V    |
|                   | VLVDC0               |                                              | Drop the reset voltage         |                                | -    | 2.45 | -    | V    |
| Interrupt & reset | \                    |                                              |                                | Rise the reset release voltage | -    | 2.71 | -    | V    |
|                   | VLVDC2               | V <sub>POC2</sub> =0<br>V <sub>POC1</sub> =1 |                                | Drop the interrupt voltage     | -    | 2.65 | -    | V    |
|                   |                      | V <sub>POC0</sub> =0                         | LVIS1=0<br>LVIS0=0             | Rise the reset release voltage | -    | 3.75 | -    | V    |
| mode              | V <sub>LVDC3</sub>   |                                              |                                | Drop the interrupt voltage     | -    | 3.67 | -    | V    |
|                   | V <sub>L</sub> Vcap0 |                                              | Drop the reset volt            | age                            |      | 2.75 | -    | V    |
|                   | V                    |                                              | LVIS1=0                        | Rise the reset release voltage | -    | 3.02 |      | V    |
|                   | VLVcap2              | V <sub>POC2</sub> =0<br>V <sub>POC1</sub> =1 | VPOC2=0 LVIS0=1                | Drop the interrupt voltage     | -    | 2.96 |      | V    |
| \                 | VPOC0=1              | V <sub>POC0</sub> =1 LVIS1=0                 | Rise the reset release voltage | -                              | 4.06 | 4.26 | V    |      |
|                   |                      |                                              | LVIS0=0                        | Drop the interrupt voltage     | 3.78 | 3.98 | -    | V    |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 66 / 75 Rev.0.5.5



## 7.8.8 Rise slope characteristics of reset time and supply voltage

(T<sub>A</sub>= -40~125°C, V<sub>SS</sub>=0V)

| Item                           | Symbol             | Condition | Min. | Тур. | Max. | Unit |
|--------------------------------|--------------------|-----------|------|------|------|------|
| Reset time                     | T <sub>RESET</sub> | -         | -    | 1    | -    | ms   |
| Rising slope of supply voltage | Svcap              | -         | 1    | 1    | 54   | V/ms |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 67 / 75 Rev.0.5.5



## 7.9 LIN transceiver characteristics

## 7.9.1 Limit parameters

| Item                 | Symbol            | Test condition           | Value                     | Unit |
|----------------------|-------------------|--------------------------|---------------------------|------|
| Supply Voltage       | $V_{BAT}$         | Ground potential         | -0.3 ~ +40                | V    |
|                      | Vcc               | Ground potential         | -0.3~ +7                  | V    |
| min valta na         | V <sub>RXD</sub>  | Ground potential         | -0.3~V <sub>CC</sub> +0.3 | V    |
|                      | VEN               | Ground potential         | -0.3~V <sub>CC</sub> +0.3 | V    |
| pin voltage          | V <sub>RSTN</sub> | Ground potential         | -0.3~V <sub>CC</sub> +0.3 | V    |
|                      | V <sub>TXD</sub>  | Ground potential         | -0.3~V <sub>CC</sub> +0.3 | V    |
|                      | V <sub>LIN</sub>  | Ground-to-VBAT potential | -40~ +40                  | V    |
| Junction temperature | Tj                | -                        | -40 ~ 150                 | °C   |
| Storage temperature  | T <sub>stg</sub>  | -                        | -55 ~ 150                 | °C   |

Notice: The Maximum Limit Parameter value means that exceeding this value may cause irrecoverable damage to the device. Such conditions are not conducive to proper device operation. Continuous operation of the device at the maximum allowable ratings may affect the reliability of the device. The reference point for all voltages is ground.

www.mcu.com.cn 68 / 75 Rev.0.5.5



## 7.9.2 DC characteristics

| Item                                            | Symbol                      | Test condition                                                                                                                    | Min.               | Тур. | Max.               | Unit |  |
|-------------------------------------------------|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------|------|--------------------|------|--|
| Power consumption                               |                             |                                                                                                                                   |                    |      |                    |      |  |
|                                                 |                             | Sleep mode: (V <sub>LIN</sub> =V <sub>BAT</sub> )                                                                                 | -                  | 10   | -                  | μA   |  |
|                                                 |                             | Standby mode: (V <sub>LIN</sub> =V <sub>BAT</sub> )                                                                               | -                  | 40   | -                  | μA   |  |
| Current consumption on the V <sub>BAT</sub> pin | I <sub>ВАТ</sub>            | Normal mode (recessive):<br>(V <sub>LIN</sub> =V <sub>BAT</sub> ; V <sub>TXD</sub> =V <sub>CC</sub> ;<br>V <sub>RSTN</sub> =HIGH) | -                  | 200  | -                  | μA   |  |
|                                                 |                             | Normal mode (dominant):<br>(V <sub>BAT</sub> =12V; V <sub>TXD</sub> =0V;<br>V <sub>RSTN</sub> =HIGH)                              | -                  | 2.5  | -                  | mA   |  |
| Power-on reset                                  |                             |                                                                                                                                   |                    |      |                    |      |  |
| V <sub>BAT</sub> power-down threshold voltage   | V <sub>th(BAT)L</sub>       | -                                                                                                                                 | 3                  | -    | 4.7                | V    |  |
| V <sub>BAT</sub> power-up<br>threshold voltage  | V <sub>th(BAT)H</sub>       | -                                                                                                                                 | -                  | -    | 5.25               | V    |  |
| V <sub>BAT</sub> hysteresis voltage             | Vhys(BAT)                   | -                                                                                                                                 | 50                 | -    | -                  | V    |  |
| Vcc pin                                         |                             |                                                                                                                                   |                    |      |                    | •    |  |
| Voltage regulator output voltage                | Vcc                         | V <sub>CC(nom)</sub> =5V;<br>I <sub>CC</sub> =-70mA~0                                                                             | 4.9                | 5    | 5.1                | V    |  |
| Voltage regulator output current limit          | l <sub>Olim</sub>           | V <sub>CC</sub> =0 ~ 5.5V                                                                                                         | -250               | -    | -70                | mA   |  |
| Power-down detection voltage                    | $V_{\text{UVD}}$            | V <sub>CC(nom)</sub> =5V                                                                                                          | 4.2                | -    | 4.6                | V    |  |
| Brown-out recovery voltage                      | Vuvr                        | V <sub>CC(nom)</sub> =5V                                                                                                          | 4.6                | -    | 4.9                | V    |  |
| V <sub>BAT</sub> to V <sub>CC</sub> resisitance | R <sub>(VBAT-VCC)</sub> [1] | $V_{CC(nom)} = 5 \text{ V};$<br>$V_{BAT} = 4.5 \text{V} \sim 5.5 \text{V}$<br>$I_{V1} = -70 \text{ mA} \sim -5 \text{mA}$         | -                  | -    | 5                  | Ω    |  |
| Output capacitance                              | Co <sup>[1]</sup>           | ESR < 5Ω                                                                                                                          | 2.2                | 10   | -                  | μF   |  |
| TXD pin                                         |                             |                                                                                                                                   |                    |      |                    |      |  |
| Input threshold voltage                         | $V_{\text{th(SW)}}$         | V <sub>CC</sub> = 2.97V~5.5V                                                                                                      | 0.3V <sub>CC</sub> | -    | 0.7V <sub>CC</sub> | V    |  |
| Input hysteresis voltage                        | $V_{hys(i)}$                | V <sub>CC</sub> = 2.97V~5.5V                                                                                                      | 200                | -    | -                  | mV   |  |
| Pull-up resistance                              | $R_pu$                      | -                                                                                                                                 | 5                  | 12   | 25                 | kΩ   |  |
| RXD pin                                         |                             |                                                                                                                                   |                    |      |                    |      |  |
| High-level output current                       | Іон                         | Normal mode;<br>$V_{LIN} = V_{BAT}$ ;<br>$V_{RXD} = V_{CC}$ - 0.4 V                                                               | -                  | -    | -0.4               | mA   |  |
| Low-level output current                        | loL                         | Normal mode;<br>V <sub>LIN</sub> = 0; V <sub>RXD</sub> = 0.4 V                                                                    | 0.4                | -    | -                  | mA   |  |
| EN pin                                          |                             |                                                                                                                                   |                    |      |                    |      |  |
| Input threshold voltage                         | V <sub>th(SW)</sub>         | -                                                                                                                                 | 0.8                | -    | 2                  | V    |  |
| Pull-down<br>resistance                         | R <sub>pd</sub>             | -                                                                                                                                 | 50                 | 130  | 400                | ΚΩ   |  |
| RSTN pin                                        |                             |                                                                                                                                   |                    |      |                    |      |  |
| Pull-up resistance                              | R <sub>pu</sub>             | V <sub>RSTN</sub> =V <sub>CC</sub> -0.4V                                                                                          | 3                  | -    | 12                 | kΩ   |  |



|                                             |                          | Vcc=2.97V~5.5V                                                                                                                            |                       |                     |                       |    |
|---------------------------------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---------------------|-----------------------|----|
| Low-level output current                    | Іоь                      | V <sub>RSTN</sub> =0.4V<br>V <sub>CC</sub> =2.97V~5.5V<br>-40°C <tj<195°c< td=""><td>3.2</td><td>-</td><td>40</td><td>mA</td></tj<195°c<> | 3.2                   | -                   | 40                    | mA |
| Low-level output voltage                    | VoL                      | V <sub>CC</sub> =2.5V~5.5 V<br>-40°C <tj<195°c< td=""><td>0</td><td>-</td><td>0.5</td><td>V</td></tj<195°c<>                              | 0                     | -                   | 0.5                   | V  |
| High-level output voltage                   | Vон                      | -40°C <tj<195°c< td=""><td>0.8Vcc</td><td>-</td><td>V<sub>CC</sub>+0.3</td><td>V</td></tj<195°c<>                                         | 0.8Vcc                | -                   | V <sub>CC</sub> +0.3  | V  |
| LIN pin                                     |                          |                                                                                                                                           |                       |                     |                       |    |
| Driver dominant current limit               | I <sub>BUS_LIM</sub>     | V <sub>TXD</sub> =0V; V <sub>LIN</sub> =V <sub>BAT</sub> =18V                                                                             | 40                    | -                   | 100                   | mA |
| Receiver recessive input leakage current    | I <sub>BUS_PAS_rec</sub> | V <sub>TXD</sub> =V <sub>CC</sub> ;<br>V <sub>LIN</sub> =18V; V <sub>BAT</sub> =5.5V                                                      | -                     | -                   | 20                    | μΑ |
| Receiver dominant input leakage current     | IBUS_PAS_dom             | Normal mode:<br>V <sub>TXD</sub> =V <sub>CC</sub> ; V <sub>LIN</sub> =0V;<br>V <sub>BAT</sub> =12V                                        | -1000                 | -                   | -                     | μA |
| Bus-to-ground leakage current               | IL <sub>(log)</sub>      | V <sub>BAT</sub> =18V; VLIN=0V                                                                                                            | -1000                 | -                   | 10                    | μA |
| Bus-to-supply leakage current               | IL <sub>(lob)</sub>      | V <sub>BAT</sub> =0V; VLIN=18V                                                                                                            | -                     | -                   | 20                    | μA |
| Receiver dominant toggle threshold voltage  | V <sub>th(dom)RX</sub>   | V <sub>BAT</sub> =5.5V~18V                                                                                                                | -                     | -                   | 0.4V <sub>BAT</sub>   | V  |
| Receiver recessive toggle threshold voltage | V <sub>th(rec)RX</sub>   | V <sub>BAT</sub> =5.5V~18V                                                                                                                | 0.6V <sub>BAT</sub>   | -                   | -                     | V  |
| Receiver center toggle threshold voltage    | V <sub>th(RX)cntr</sub>  | V <sub>BAT</sub> =5.5V~18V<br>V <sub>th(RX) cntr</sub> =<br>(V <sub>th(rec)RX</sub> + <sub>Vth(dom)RX</sub> )/2                           | 0.475V <sub>BAT</sub> | 0.5V <sub>BAT</sub> | 0.525V <sub>BAT</sub> | V  |
| Receiver hysteresis threshold voltage       | V <sub>th(hys)RX</sub>   | V <sub>BAT</sub> =5.5V~18V<br>V <sub>th(hys)RX</sub> =V <sub>th(rec)RX</sub> -<br>V <sub>th(dom)RX</sub>                                  | -                     | -                   | 0.175V <sub>BAT</sub> | V  |
| Slave eesistance                            | R <sub>slave</sub>       | Equivalent resistance<br>between LIN and VBAT;<br>V <sub>LIN</sub> = 0V; V <sub>BAT</sub> =12V                                            | 20                    | 30                  | 60                    | ΚΩ |
| LIN pin equivalent capacitance              | C <sub>LIN</sub> [1]     | -                                                                                                                                         | -                     | -                   | 30                    | pF |
| Dominant output                             | W (i.e.)                 | Normal mode;<br>V <sub>TXD</sub> =0V; V <sub>BAT</sub> =7V                                                                                | -                     | -                   | 1.4                   | V  |
| voltage                                     | V <sub>o(dom)</sub>      | Normal mode;<br>V <sub>TXD</sub> =0V; V <sub>BAT</sub> =18V                                                                               | -                     | -                   | 2.0                   | V  |
| Thermal shutdown                            |                          |                                                                                                                                           |                       |                     |                       |    |
| Shutdown junction temperature               | T <sub>j(sd)</sub> [1]   | -                                                                                                                                         | 150                   | 180                 | 200                   | °C |

(If not otherwise specified, 5.5V≤V<sub>BAT</sub>≤28V, -40°C≤T<sub>j</sub>≤150°C, typical at V<sub>BAT</sub>=13V, T<sub>j</sub>=25°C.)

<sup>[1]</sup> Values are guaranteed by design, not test results.



## 7.9.3 Switching characteristics

| Item                                               | Symbol                                | Test condition                                                                                                                                             | Min.  | Тур. | Max.  | Unit |  |
|----------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------|--|
| Duty cycle                                         |                                       |                                                                                                                                                            |       |      |       |      |  |
|                                                    |                                       | Vth(rec)(max)=0.744×VBAT;<br>Vth(dom)(max)=0.581×VBAT; t <sub>bit</sub> =50μs;<br>V <sub>BAT</sub> =7V~18V                                                 | 0.396 | 1    | -     | -    |  |
| Duty cycle 1                                       | δ1 [1][2]                             | Vth(rec)(max)=0.76×VBAT;<br>Vth(dom)(max)=0.593×VBAT; t <sub>bit</sub> =50µs;<br>V <sub>BAT</sub> =5.5V~7V                                                 | 0.396 | -    | -     | -    |  |
|                                                    |                                       | $\label{eq:thmost} \begin{array}{l} Vth(rec)(min)=0.422\times VBAT;\\ Vth(dom)(min)=0.284\times VBAT;\ t_{bit}=50\mu s;\\ V_{BAT}=7.6V\sim18V \end{array}$ | -     | -    | 0.581 | -    |  |
| Duty cycle 2                                       | δ2 [2][3]                             | $\label{eq:Vth(rec)(min)=0.41} Vth(rec)(min)=0.41 \times VBAT; \\ Vth(dom)(min)=0.275 \times VBAT; \\ t_{bit}=50 \mu s; \\ V_{BAT}=6.1 V \sim 7.6 V$       | -     | -    | 0.581 | -    |  |
| Duty ovala 2                                       | 20 (4)(0)                             | Vth(rec)(max)=0.778×VBAT;<br>Vth(dom)(max)=0.616×VBAT; t <sub>bit</sub> =96µs;<br>V <sub>BAT</sub> =7V~18V                                                 | 0.417 | 1    | -     | 1    |  |
| Duty cycle 3                                       | δ3 [1][2]                             | Vth(rec)(max)=0.797×VBAT;<br>Vth(dom)(max)=0.630×VBAT; t <sub>bit</sub> =96µs;<br>V <sub>BAT</sub> =5.5V~7V                                                | 0.417 | 1    | 1     | ı    |  |
| Duty cycle 4                                       | δ4 [2][3]                             | Vth(rec)(min)=0.389×VBAT;<br>Vth(dom)(min)=0.251×VBAT; t <sub>bit</sub> =96µs;<br>V <sub>BAT</sub> =7.6V~18V                                               | ,     | 1    | 0.590 | ,    |  |
|                                                    |                                       | Vth(rec)(min)=0.378×VBAT;<br>Vth(dom)(min)=0.242×VBAT;<br>t <sub>bit</sub> =96µs;<br>V <sub>BAT</sub> =6.1V~7.6V                                           | 1     | ı    | 0.590 | 1    |  |
| Timing characteris                                 | stics                                 |                                                                                                                                                            |       |      |       |      |  |
| Receiver propagation delay                         | t <sub>PD(RX)</sub> <sup>[4]</sup>    | -                                                                                                                                                          | -     | -    | 6     | μs   |  |
| Receiver propagation delay symmetry                | t <sub>PD(RX)sym</sub> <sup>[4]</sup> | -                                                                                                                                                          | -2    | -    | 2     | μs   |  |
| LIN dominant<br>wake-up time<br>(remote wake-up)   | twake(dom)LIN                         | Sleep mode                                                                                                                                                 | 30    | 65   | 150   | μs   |  |
| WAKE_N dominant<br>wake-up time<br>(local wake-up) | twake(dom)WAKE_N                      | Sleep mode                                                                                                                                                 | 7     | 22   | 50    | μs   |  |
| Time to enter normal mode                          | tgotonorm                             | -                                                                                                                                                          | 2     | 5    | 10    | μs   |  |
| Time to enter sleep mode                           | t <sub>gotosleep</sub>                | -                                                                                                                                                          | 2     | 5    | 10    | μs   |  |
| TXD dominant time-out time                         | $t_{\text{to(dom)TXD}}$               | V <sub>TXD</sub> =0V                                                                                                                                       | 27    | 52   | 90    | ms   |  |

(If not otherwise specified, 5.5V $\leq$ V<sub>BAT</sub> $\leq$ 27V, -40°C $\leq$ T<sub>vj</sub> $\leq$ 150°C, typical at V<sub>BAT</sub>=12V, T<sub>vj</sub>=25°C.)

- 1)  $\delta 1$ ,  $\delta 3 = \frac{t_{\text{bus(rec)(min)}}}{2 \times t_{\text{bit}}}$
- 2) Bus Load: (1)  $C_L=1nF$ ,  $R_L=1k\Omega$ ; (2)  $C_L=6.8nF$ ,  $R_L=660\Omega$ ; (3)  $C_L=10nF$ ,  $R_L=500\Omega$
- 3)  $\delta 2$ ,  $\delta 4 = \frac{t_{\text{bus(rec)(max)}}}{2 \times t_{\text{hit}}}$
- 4) Receiver output pin RXD Load condition: C<sub>TXD</sub>=20pF, R<sub>RXD</sub>=2.4kΩ

www.mcu.com.cn 71 / 75 Rev.0.5.5



## 7.10 Memory characteristics

## 7.10.1 Flash memory

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Symbol             | Item                       | Condition                  | Min.   | Max. | Unit   |
|--------------------|----------------------------|----------------------------|--------|------|--------|
| $T_{PROG}$         | Word write time (32bit)    | T <sub>A</sub> = -40~125°C | 24     | 30   | us     |
| T <sub>ERASE</sub> | Sector erase time (512B)   | T <sub>A</sub> = -40~125°C | 4      | 5    | ms     |
|                    | Chip erase time            | T <sub>A</sub> = -40~125°C | 20     | 40   | ms     |
| Nend               | Number of rewritable times | T <sub>A</sub> = -40~125°C | 20,000 | -    | cycles |
| $T_RET$            | Data retention period      | T <sub>A</sub> =125°C      | 20     | -    | years  |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

## 7.10.2 RAM memory

(T<sub>A</sub>= -40~125°C, 2.0V≤Vcap≤5.5V, V<sub>SS</sub>=GND=0V)

| Symbol        | Item             | Condition                  | Min. | Max. | Unit |
|---------------|------------------|----------------------------|------|------|------|
| $V_{RAMHOLD}$ | RAM hold voltage | T <sub>A</sub> = -40~125°C | 0.8  | 1    | V    |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 72 / 75 Rev.0.5.5



## 7.11 EMS characteristics

## 7.11.1 ESD electrical characteristics

| S  | Symbol   | Item                                           | Test condition           | Grade |
|----|----------|------------------------------------------------|--------------------------|-------|
| VE | ESD(HBM) | Electrostatic discharge (Human-Body Model HBM) | AEC-Q100-002 Rev-E: 2013 | 3A    |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

## 7.11.2 Latch-up electrical characteristics

| Symbol | Item                  | Test condition           | Classification |
|--------|-----------------------|--------------------------|----------------|
| LU     | Static latch-up class | AEC-Q100-004 Rev-D: 2012 | IIA            |

Remark: This specification is guaranteed by the design, and is not tested in mass production.

www.mcu.com.cn 73 / 75 Rev.0.5.5



## 8 Package

## 8.1 QFN32 (5x5mm, 0.5mm)



| Complete               |         | Millin  | neter |         |
|------------------------|---------|---------|-------|---------|
| Symbol                 | Min     | No      | om    | Max     |
| Α                      | 0.70    | 0.7     | 75    | 0.80    |
| A1                     | -       | 0.0     | 02    | 0.05    |
| b                      | 0.18    | 0.2     | 25    | 0.30    |
| С                      | 0.18    | 0.2     | 20    | 0.25    |
| D                      | 4.90    | 5.00    |       | 5.10    |
| D2                     | 3.40    | 3.50    |       | 3.60    |
| е                      | 0.50BSC |         |       |         |
| Ne                     |         | 3.50BSC |       |         |
| Е                      | 4.90    | 5.00    |       | 5.10    |
| E2                     | 3.40    | 3.50    |       | 3.60    |
| L                      | 0.35    | 0.40    |       | 0.45    |
| h                      | 0.30    | 0.35    |       | 0.40    |
| L/F carrier dimensions | 150*150 |         |       | 130*130 |

Caution: Package dimensions do not include mold flash or gate burrs.



## 9 Revision History

| Version | Date           | Revised content                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V0.0.1  | May 2023       | Initial version                                                                                                                                                                                                                                                                                                                                                                                                    |
| V0.0.2  | August 2023    | <ol> <li>Corrected the content of the functional description.</li> <li>Revised description of Section 1.1.</li> <li>Modified memory mapping in Chapter 4.</li> <li>Modified functional description of Sections 5.1/5.1.1/5.2.</li> <li>Revised Chapters 6.2.1/6.2.2/6.7.1/6.21/6.22/6.23.</li> <li>Added Chapter LIN/UART module (LIN).</li> <li>Corrected electrical parameters of Sections 7.2/7.9.2.</li> </ol> |
| V0.0.3  | September 2023 | <ol> <li>Changed the way of describing relevant electrical characteristics.</li> <li>Added Section: 6.4 LIN transceiver.</li> </ol>                                                                                                                                                                                                                                                                                |
| V0.1.0  | October 2023   | <ol> <li>Updated descriptions of Sections 6.1/6.24.</li> <li>Updated parameters for Section 7.6.</li> </ol>                                                                                                                                                                                                                                                                                                        |
| V0.1.1  | October 2023   | <ol> <li>Updated parameters for Section 7.9.2</li> <li>Corrected content in 6.5 Linkage controller and Functions</li> </ol>                                                                                                                                                                                                                                                                                        |
| V0.5.0  | November 2023  | <ol> <li>Updated TBD parameters in the manual</li> <li>Add some parameters in Section 7.2 and 7.5.2</li> </ol>                                                                                                                                                                                                                                                                                                     |
| V0.5.1  | November 2023  | <ol> <li>Updated parameters in section 7.5.1 and 7.5.2</li> <li>Updated 7.10.1Times of Flash Erase</li> <li>Corrects function section content</li> </ol>                                                                                                                                                                                                                                                           |
| V0.5.2  | December 2023  | Modify 5.1.1 Pin description     Added Section: 5.3     Updated parameters in section 7.5.2                                                                                                                                                                                                                                                                                                                        |
| V0.5.3  | April 2024     | <ol> <li>Modified section 7.1 Typical application peripheral circuits</li> <li>Add input current parameters in section 7.3</li> <li>Modify the Vcap function description</li> </ol>                                                                                                                                                                                                                                |
| V0.5.4  | April 2024     | Corrected Section 2 Product Structure Diagram                                                                                                                                                                                                                                                                                                                                                                      |
| V0.5.5  | July 2024      | <ol> <li>Correct the data in the section 7.5.2</li> <li>Modify 7.2/7.3/7.4.1/7.4.2/7.5.2/7.8.2/7.8.3 production test related note</li> <li>Remove the TBD data from the section 7.8.3</li> <li>Update QFN32 encapsulation information</li> <li>Modify the EMS characteristics</li> </ol>                                                                                                                           |

www.mcu.com.cn 75 / 75 Rev.0.5.5